Patents by Inventor Tae-eung Yoon

Tae-eung Yoon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10553693
    Abstract: A semiconductor device includes a substrate having first and second active regions with a field insulating layer therebetween that contacts the first and second active regions, and a gate electrode on the substrate and traversing the first active region, the second active region, and the field insulating layer. The gate electrode includes a first portion over the first active region, a second portion over the second active region, and a third portion in contact with the first and second portions. The gate electrode includes an upper gate electrode having first through third thicknesses in the first through third portions, respectively, where the third thickness is greater than the first thickness, and smaller than the second thickness.
    Type: Grant
    Filed: April 20, 2018
    Date of Patent: February 4, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se Ki Hong, Ju Youn Kim, Jin-Wook Kim, Tae Eung Yoon, Tae Won Ha, Jung Hoon Seo, Seul Gi Yun
  • Publication number: 20190131417
    Abstract: A semiconductor device includes a substrate having first and second active regions with a field insulating layer therebetween that contacts the first and second active regions, and a gate electrode on the substrate and traversing the first active region, the second active region, and the field insulating layer. The gate electrode includes a first portion over the first active region, a second portion over the second active region, and a third portion in contact with the first and second portions. The gate electrode includes an upper gate electrode having first through third thicknesses in the first through third portions, respectively, where the third thickness is greater than the first thickness, and smaller than the second thickness.
    Type: Application
    Filed: April 20, 2018
    Publication date: May 2, 2019
    Inventors: Se Ki HONG, Ju Youn KIM, Jin-Wook KIM, Tae Eung YOON, Tae Won HA, Jung Hoon SEO, Seul Gi YUN
  • Patent number: 10043873
    Abstract: Provided is a semiconductor device with a field effect transistor. The semiconductor device includes a substrate, an active pattern on the substrate, a gate electrode crossing the active pattern and a capping structure on the gate electrode. The capping structure includes first and second capping patterns that are sequentially stacked on the gate electrode. The second capping pattern completely covers a top surface of the first capping pattern, and a dielectric constant of the second capping pattern is greater than that of the first capping pattern.
    Type: Grant
    Filed: March 3, 2016
    Date of Patent: August 7, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyoung Hwan Yeo, Seonguk Park, Seungjae Lee, Doyoung Choi, Sunhom Steve Paak, Tae Eung Yoon, Dongho Cha, Ruiyi Chen
  • Publication number: 20160308008
    Abstract: Provided is a semiconductor device with a field effect transistor. The semiconductor device includes a substrate, an active pattern on the substrate, a gate electrode crossing the active pattern and a capping structure on the gate electrode. The capping structure includes first and second capping patterns that are sequentially stacked on the gate electrode. The second capping pattern completely covers a top surface of the first capping pattern, and a dielectric constant of the second capping pattern is greater than that of the first capping pattern.
    Type: Application
    Filed: March 3, 2016
    Publication date: October 20, 2016
    Inventors: KYOUNG HWAN YEO, Seonguk Park, Seungjae Lee, Doyoung Choi, Sunhom Steve Paak, Tae Eung Yoon, Dongho Cha, Ruiyi Chen
  • Patent number: 8901009
    Abstract: A memory device includes a lower interconnection in a semiconductor substrate, the lower interconnection being made of a material different from the semiconductor substrate, a selection element on the lower interconnection, and a memory element on the selection element.
    Type: Grant
    Filed: December 19, 2013
    Date of Patent: December 2, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jaekyu Lee, Kiseok Suh, Tae Eung Yoon
  • Publication number: 20140106535
    Abstract: A memory device includes a lower interconnection in a semiconductor substrate, the lower interconnection being made of a material different from the semiconductor substrate, a selection element on the lower interconnection, and a memory element on the selection element.
    Type: Application
    Filed: December 19, 2013
    Publication date: April 17, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jaekyu LEE, Kiseok SUH, Tae Eung YOON
  • Patent number: 8637910
    Abstract: An image sensor includes an active region including a photoelectric conversion region and a floating diffusion region, which are separated from each other, defined by a device isolation region on a semiconductor substrate, and a transfer transistor including a first sub-gate provided on an upper surface of the semiconductor substrate and a second sub-gate extending within a recessed portion of the semiconductor substrate on the active region between the photoelectric conversion region and the floating diffusion region, wherein the photoelectric conversion region includes a plurality of photoelectric conversion elements, which vertically overlap each other within the semiconductor substrate and are spaced apart from the recessed portion.
    Type: Grant
    Filed: November 5, 2010
    Date of Patent: January 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Junemo Koo, Ihara Hisanori, Yoondong Park, HoonSang Oh, Sangjun Choi, HyungJin Bae, Tae Eung Yoon, Sungkwon Hong
  • Patent number: 8625016
    Abstract: Image sensors include a second photoelectric conversion device disposed in a lower portion of a substrate and a first photoelectric conversion device extending between the secondary photoelectric conversion device and a light receiving surface of the substrate. Electrical isolation between the first and second photoelectric conversion devices is provided by a photoelectron barrier, which may be an optically transparent electrically insulating material. MOS transistors may be utilized to transfer photoelectrons generated within the first and second photoelectric conversion devices to a floating diffusion region within the image sensor. These transistors may represent one example of means for transferring photoelectrons generated in the first and second photoelectric conversion devices to a floating diffusion region in the substrate, in response to first and second gating signals, respectively. The first and second gating signals may be active during non-overlapping time intervals.
    Type: Grant
    Filed: December 2, 2010
    Date of Patent: January 7, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Eric Fossum, Suk Pil Kim, Yoon Dong Park, Hoon Sang Oh, Hyung Jin Bae, Tae Eung Yoon
  • Patent number: 8614433
    Abstract: A memory device includes a lower interconnection in a semiconductor substrate, the lower interconnection being made of a material different from the semiconductor substrate, a selection element on the lower interconnection, and a memory element on the selection element.
    Type: Grant
    Filed: May 3, 2012
    Date of Patent: December 24, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jaekyu Lee, Kiseok Suh, Tae Eung Yoon
  • Patent number: 8581363
    Abstract: A phase change memory device includes a vertically-stacked capacitor structure having large capacitance and small area. The phase change memory device includes a phase change memory structure, and the vertically-stacked capacitor structure electrically connected to the phase change memory structure and comprising a first capacitor and a second capacitor that are stacked and electrically connected in parallel to each other.
    Type: Grant
    Filed: March 29, 2012
    Date of Patent: November 12, 2013
    Assignee: Samsung Electronics Co., Ltd
    Inventor: Tae-eung Yoon
  • Publication number: 20120313067
    Abstract: A memory device includes a lower interconnection in a semiconductor substrate, the lower interconnection being made of a material different from the semiconductor substrate, a selection element on the lower interconnection, and a memory element on the selection element.
    Type: Application
    Filed: May 3, 2012
    Publication date: December 13, 2012
    Inventors: Jaekyu LEE, Kiseok Suh, Tae Eung Yoon
  • Publication number: 20120305872
    Abstract: A phase change memory device includes a vertically-stacked capacitor structure having large capacitance and small area. The phase change memory device includes a phase change memory structure, and the vertically-stacked capacitor structure electrically connected to the phase change memory structure and comprising a first capacitor and a second capacitor that are stacked and electrically connected in parallel to each other.
    Type: Application
    Filed: March 29, 2012
    Publication date: December 6, 2012
    Inventor: Tae-eung Yoon
  • Publication number: 20120119180
    Abstract: Provided are a non-volatile memory device which can be extended in a stack structure and thus can be highly integrated, and a method of manufacturing the non-volatile memory device. The non-volatile memory device includes: at least one first electrode, at least one second electrode crossing the at least one first electrode, at least one data storing layer interposed between the at least one first electrode and the second electrode, at a region in which the at least one first electrode crosses the at least one second electrode and at least one metal silicide layer interposed between the at least one first electrode and the at least one second electrode, at the region in which the at least one first electrode crosses the at least one second electrode.
    Type: Application
    Filed: January 23, 2012
    Publication date: May 17, 2012
    Inventors: June-mo KOO, Suk-pil KIM, Tae-Eung YOON
  • Patent number: 8124968
    Abstract: Provided are a non-volatile memory device which can be extended in a stack structure and thus can be highly integrated, and a method of manufacturing the non-volatile memory device. The non-volatile memory device includes: at least one first electrode, at least one second electrode crossing the at least one first electrode, at least one data storing layer interposed between the at least one first electrode and the second electrode, at a region in which the at least one first electrode crosses the at least one second electrode and at least one metal silicide layer interposed between the at least one first electrode and the at least one second electrode, at the region in which the at least one first electrode crosses the at least one second electrode.
    Type: Grant
    Filed: February 5, 2009
    Date of Patent: February 28, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: June-mo Koo, Suk-pil Kim, Tae-Eung Yoon
  • Patent number: 8120006
    Abstract: Provided is a non-volatile memory device having a stacked structure that is easily highly integrated and a method of economically fabricating the non-volatile memory device. The non-volatile memory device may include at least one first electrode and at least one second electrode that cross each other. At least one data storage layer may be disposed on a section where the at least one first electrode and the at least one second electrode cross each other. The at least one first electrode may include a first conductive layer and a first semiconductor layer.
    Type: Grant
    Filed: September 18, 2009
    Date of Patent: February 21, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Suk-pil Kim, June-mo Koo, Tae-eung Yoon
  • Patent number: 7986545
    Abstract: A non-volatile memory device having a stack structure, and a method of operating the non-volatile memory device In which the non-volatile memory device includes a plurality of variable resistors arranged in at least one layer. At least one layer selection bit line and a plurality of bit lines coupled to the plurality of the variable resistors are provided. A plurality of selection transistors coupled between the plurality of the bit lines and the plurality of the variable resistors are provided.
    Type: Grant
    Filed: May 13, 2009
    Date of Patent: July 26, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-eung Yoon, Won-joo Kim, June-mo Koo, Suk-pil Kim, Tae-hee Lee
  • Publication number: 20110128430
    Abstract: Image sensors include a second photoelectric conversion device disposed in a lower portion of a substrate and a first photoelectric conversion device extending between the secondary photoelectric conversion device and a light receiving surface of the substrate. Electrical isolation between the first and second photoelectric conversion devices is provided by a photoelectron barrier, which may be an optically transparent electrically insulating material. MOS transistors may be utilized to transfer photoelectrons generated within the first and second photoelectric conversion devices to a floating diffusion region within the image sensor. These transistors may represent one example of means for transferring photoelectrons generated in the first and second photoelectric conversion devices to a floating diffusion region in the substrate, in response to first and second gating signals, respectively. The first and second gating signals may be active during non-overlapping time intervals.
    Type: Application
    Filed: December 2, 2010
    Publication date: June 2, 2011
    Inventors: Eric Fossum, Suk Pil Kim, Yoon Dong Park, Hoon Sang Oh, Hyung Jin Bae, Tae Eung Yoon
  • Patent number: 7948024
    Abstract: A nonvolatile memory device is provided that includes; a first semiconductor layer extending in a first direction, a second semiconductor layer extending in parallel with and separated from the first semiconductor layer, an isolation layer between the first semiconductor layer and second semiconductor layer, a first control gate electrode between the first semiconductor layer and the isolation layer, a second control gate electrode between the second semiconductor layer and the isolation layer, wherein the second control gate electrode and first control gate electrode are respectively disposed at opposite sides of the isolation layer, a first charge storing layer between the first control gate electrode and the first semiconductor layer, and a second charge storing layer between the second control gate electrode and the second semiconductor layer.
    Type: Grant
    Filed: June 15, 2009
    Date of Patent: May 24, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Suk-pil Kim, Yoon-dong Park, June-mo Koo, Tae-eung Yoon
  • Publication number: 20110108897
    Abstract: An image sensor includes an active region including a photoelectric conversion region and a floating diffusion region, which are separated from each other, defined by a device isolation region on a semiconductor substrate, and a transfer transistor including a first sub-gate provided on an upper surface of the semiconductor substrate and a second sub-gate extending within a recessed portion of the semiconductor substrate on the active region between the photoelectric conversion region and the floating diffusion region, wherein the photoelectric conversion region includes a plurality of photoelectric conversion elements, which vertically overlap each other within the semiconductor substrate and are spaced apart from the recessed portion.
    Type: Application
    Filed: November 5, 2010
    Publication date: May 12, 2011
    Inventors: Junemo Koo, Ihara Hisanori, Yoondong Park, HoonSang Oh, Sangjun Choi, HyungJin Bae, Tae Eung Yoon, Sungkwon Hong
  • Patent number: 7894265
    Abstract: The non-volatile memory device may include one or more main strings each of which may include first and second substrings which may separately include a plurality of memory cell transistors; and a charge supply line which may be configured to provide charges to or block charges from the first and second substrings of each of the main strings, wherein each of the main strings may include a first ground selection transistor which may be connected to the first substring; a first substring selection transistor which may be connected to the first ground selection transistor; a second ground selection transistor which may be connected to the second substring; and a second substring selection transistor which may be connected to the second ground selection transistor. A method of programming a target cell of the memory device includes activating selection transistors connected to a main string and substring of the target cell.
    Type: Grant
    Filed: April 18, 2008
    Date of Patent: February 22, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-hee Lee, Won-joo Kim, Yoon-dong Park, June-mo Koo, Suk-pil Kim, Tae-eung Yoon