Patents by Inventor Tae-Hyeong KANG

Tae-Hyeong KANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100123235
    Abstract: A package on package substrate is disclosed. The package on package substrate in accordance with an embodiment of the present invention can include a bottom package substrate, on which and an electronic element is mounted and of which an upper surface is formed with a bottom pad part and a solder resist part corresponding to the bottom pad part, and a top package substrate, which is stacked on an upper side of the bottom package substrate by interposing a solder between the top package substrate and the bottom package substrate and of which a lower surface is formed with a top pad part corresponding to the bottom pad part. The solder resist part can include a first solder resist layer, which is formed on the upper surface of the bottom package substrate, corresponding to the bottom pad part, and a second solder resist layer, which is formed on the first solder resist layer such that the bottom pad part is exposed.
    Type: Application
    Filed: July 21, 2009
    Publication date: May 20, 2010
    Inventors: Yoon-Hee KIM, Tae-Hyeong KANG
  • Publication number: 20030150110
    Abstract: Disclosed is a design method for plating of a printed circuit board (PCB) strip, in which a main plating line is optionally formed on a component side, a solder side, or an inner layer of the PCB strip by modifying a sub-plating line of the PCB strip used to manufacture a semiconductor chip package, and a method of manufacturing the semiconductor chip package using the same. Therefore, an excellent semiconductor chip package is manufactured without a short when the PCB strip is cut using a sawing machine because misalignment of main plating lines of the solder side and the component side of the PCB strip is avoided, and an interval between PCB units is reduced to desirably increase the number of PCB units in the PCB strip without the short when the PCB strip is cut.
    Type: Application
    Filed: February 7, 2003
    Publication date: August 14, 2003
    Inventors: Tae-Hyeong Kang, Sang-Kab Park, Kwang-Ho Yoon, Bong-Kyu Choi