Patents by Inventor Tae Jong Lee

Tae Jong Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11610966
    Abstract: A semiconductor device includes a plurality of active fins defined by an isolation layer on a substrate, a gate structure on the active fins and the isolation layer, and a gate spacer structure covering a sidewall of the gate structure. A sidewall of the gate structure includes first, second, and third regions having first, second, and third slopes, respectively. The second slope increases from a bottom toward a top of the second region. The second slope has a value at the bottom of the second region less than the first slope. The third slope is greater than the second slope.
    Type: Grant
    Filed: November 25, 2019
    Date of Patent: March 21, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung-Han Lee, Jae-Hwan Lee, Sang-Su Kim, Hwan-Wook Choi, Tae-Jong Lee, Seung-Mo Ha
  • Patent number: 11515390
    Abstract: A semiconductor device includes a plurality of active fins defined by an isolation layer on a substrate, a gate structure on the active fins and the isolation layer, and a gate spacer structure covering a sidewall of the gate structure. A sidewall of the gate structure includes first, second, and third regions having first, second, and third slopes, respectively. The second slope increases from a bottom toward a top of the second region. The second slope has a value at the bottom of the second region less than the first slope. The third slope is greater than the second slope.
    Type: Grant
    Filed: August 14, 2020
    Date of Patent: November 29, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung-Han Lee, Jae-Hwan Lee, Sang-Su Kim, Hwan-Wook Choi, Tae-Jong Lee, Seung-Mo Ha
  • Patent number: 11409529
    Abstract: The present invention relates to a hardware high-speed computation combined RISC-V based computation device for supporting a user-defined instruction set and a method thereof which configures a hardware high-speed computation unit executing a user-defined function through a field programmable gate array (FPGA) in a single chip together with a RISC-V based computation device, executes general computation and user-defined computation in an instruction level, not a separate bus connection configuration, through a program using a RISC-V based instruction set including a user-defined instruction set, and provides flexibility capable of optionally changing the user-defined instruction set and a corresponding function and a method thereof.
    Type: Grant
    Filed: October 4, 2019
    Date of Patent: August 9, 2022
    Assignee: ZARAM TECHNOLOGY CO., LTD.
    Inventors: Tae Jong Lee, Sung Hoon Park, In Shik Seo, Joon Hyun Baek
  • Patent number: 11271110
    Abstract: Semiconductor devices and methods of fabricating the same are provided. The methods of fabricating the semiconductor devices may include providing a substrate including an active pattern protruding from the substrate, forming a first liner layer and a field isolating pattern on the substrate to cover a lower portion of the active pattern, forming a second liner layer on an upper portion of the active pattern and the field isolation pattern, and forming a dummy gate on the second liner layer.
    Type: Grant
    Filed: November 25, 2019
    Date of Patent: March 8, 2022
    Inventors: Tae-Jong Lee, Sanghyuk Hong, TaeYong Kwon, Sunjung Kim, Cheol Kim
  • Publication number: 20210365266
    Abstract: The present invention relates to a hardware high-speed computation combined RISC-V based computation device for supporting a user-defined instruction set and a method thereof which configures a hardware high-speed computation unit executing a user-defined function through a field programmable gate array (FPGA) in a single chip together with a RISC-V based computation device, executes general computation and user-defined computation in an instruction level, not a separate bus connection configuration, through a program using a RISC-V based instruction set including a user-defined instruction set, and provides flexibility capable of optionally changing the user-defined instruction set and a corresponding function and a method thereof.
    Type: Application
    Filed: October 4, 2019
    Publication date: November 25, 2021
    Applicant: ZARAM TECHNOLOGY CO., LTD.
    Inventors: Tae Jong LEE, Sung Hoon PARK, In Shik SEO, Joon Hyun BAEK
  • Patent number: 11061052
    Abstract: A probe includes a probe body for providing an object with a test signal; a tip arranged on an end of the probe body to make contact with the object; and an alignment key protruded from a side of the probe body.
    Type: Grant
    Filed: March 28, 2019
    Date of Patent: July 13, 2021
    Assignees: SAMSUNG ELECTRONICS CO., LTD., MICROFRIEND CO., LTD.
    Inventors: Sung-Hoon Lee, Byoung-Joo Kim, Mi-Rye Lee, Hwang-Jin Yeo, Tae-Jong Lee
  • Publication number: 20200373387
    Abstract: A semiconductor device includes a plurality of active fins defined by an isolation layer on a substrate, a gate structure on the active fins and the isolation layer, and a gate spacer structure covering a sidewall of the gate structure. A sidewall of the gate structure includes first, second, and third regions having first, second, and third slopes, respectively. The second slope increases from a bottom toward a top of the second region. The second slope has a value at the bottom of the second region less than the first slope. The third slope is greater than the second slope.
    Type: Application
    Filed: August 14, 2020
    Publication date: November 26, 2020
    Inventors: Jung-Han LEE, Jae-Hwan LEE, Sang-Su KIM, Hwan-Wook CHOI, Tae-Jong LEE, Seung-Mo HA
  • Patent number: 10770467
    Abstract: Provided are a semiconductor device and a method for fabricating the same. The semiconductor device comprises a first fin type active pattern formed on a substrate and extending in a first direction and including first to third parts. At least one dimension of the third part measuring less than the corresponding dimension of the first part. A gate electrode extending in a second direction different from the first direction is at least partially formed on the first part of the fin type active pattern. A first source/drain is formed on the third part of the fin type active pattern.
    Type: Grant
    Filed: November 20, 2018
    Date of Patent: September 8, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Soo-Yeon Jeong, Dong-Gu Yi, Tae-Jong Lee, Jae-Po Lim
  • Patent number: 10622444
    Abstract: A semiconductor device includes a plurality of active fins defined by an isolation layer on a substrate, a gate structure on the active fins and the isolation layer, and a gate spacer structure covering a sidewall of the gate structure. A sidewall of the gate structure includes first, second, and third regions having first, second, and third slopes, respectively. The second slope increases from a bottom toward a top of the second region. The second slope has a value at the bottom of the second region less than the first slope. The third slope is greater than the second slope.
    Type: Grant
    Filed: September 7, 2018
    Date of Patent: April 14, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung-Han Lee, Jae-Hwan Lee, Sang-Su Kim, Hwan-Wook Choi, Tae-Jong Lee, Seung-Mo Ha
  • Publication number: 20200098918
    Abstract: Semiconductor devices and methods of fabricating the same are provided. The methods of fabricating the semiconductor devices may include providing a substrate including an active pattern protruding from the substrate, forming a first liner layer and a field isolating pattern on the substrate to cover a lower portion of the active pattern, forming a second liner layer on an upper portion of the active pattern and the field isolation pattern, and forming a dummy gate on the second liner layer.
    Type: Application
    Filed: November 25, 2019
    Publication date: March 26, 2020
    Inventors: Tae-Jong LEE, Sanghyuk HONG, TaeYong KWON, Sunjung KIM, Cheol KIM
  • Publication number: 20200091286
    Abstract: A semiconductor device includes a plurality of active fins defined by an isolation layer on a substrate, a gate structure on the active fins and the isolation layer, and a gate spacer structure covering a sidewall of the gate structure. A sidewall of the gate structure includes first, second, and third regions having first, second, and third slopes, respectively. The second slope increases from a bottom toward a top of the second region. The second slope has a value at the bottom of the second region less than the first slope. The third slope is greater than the second slope.
    Type: Application
    Filed: November 25, 2019
    Publication date: March 19, 2020
    Inventors: Jung-Han LEE, Jae-Hwan LEE, Sang-Su KIM, Hwan-Wook CHOI, Tae-Jong LEE, Seung-Mo HA
  • Patent number: 10593801
    Abstract: Semiconductor devices and methods of fabricating the same are provided. The methods of fabricating the semiconductor devices may include providing a substrate including an active pattern protruding from the substrate, forming a first liner layer and a field isolating pattern on the substrate to cover a lower portion of the active pattern, forming a second liner layer on an upper portion of the active pattern and the field isolation pattern, and forming a dummy gate on the second liner layer.
    Type: Grant
    Filed: March 7, 2016
    Date of Patent: March 17, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Jong Lee, Sanghyuk Hong, TaeYong Kwon, Sunjung Kim, Cheol Kim
  • Publication number: 20200081035
    Abstract: A probe includes a probe body for providing an object with a test signal; a tip arranged on an end of the probe body to make contact with the object; and an alignment key protruded from a side of the probe body.
    Type: Application
    Filed: March 28, 2019
    Publication date: March 12, 2020
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: SUNG-HOON LEE, BYOUNG-JOO KIM, MI-RYE LEE, HWANG-JIN YEO, TAE-JONG LEE
  • Patent number: 10541127
    Abstract: A material layer, a semiconductor device including the material layer, and methods of forming the material layer and the semiconductor device are provided herein. A method of forming a SiOCN material layer may include supplying a silicon source onto a substrate, supplying a carbon source onto the substrate, supplying an oxygen source onto the substrate, supplying a nitrogen source onto the substrate, and supplying hydrogen onto the substrate. When a material layer is formed according to a method of the present inventive concepts, a material layer having a high tolerance to wet etching and/or good electric characteristics may be formed, and may even be formed when the method is performed at a low temperature.
    Type: Grant
    Filed: October 28, 2016
    Date of Patent: January 21, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-suk Tak, Gi-gwan Park, Jin-bum Kim, Bon-young Koo, Ki-yeon Park, Tae-jong Lee
  • Patent number: 10529555
    Abstract: A method of forming a SiOCN material layer, a material layer stack, a semiconductor device, a method of fabricating a semiconductor device, and a deposition apparatus, the method of forming a SiOCN material layer including providing a substrate; providing a silicon precursor onto the substrate; providing an oxygen reactant onto the substrate; providing a first carbon precursor onto the substrate; providing a second carbon precursor onto the substrate; and providing a nitrogen reactant onto the substrate, wherein the first carbon precursor and the second carbon precursor are different materials.
    Type: Grant
    Filed: May 24, 2019
    Date of Patent: January 7, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-suk Tak, Tae-jong Lee, Bon-young Koo, Ki-yeon Park, Sung-hyun Choi
  • Patent number: 10484096
    Abstract: Provided are a relay apparatus and a relay method for a passive optical network so as to largely extend a communicable distance while maintaining compatibility with existing network components. In the case of applying an optical relay to the passive optical network, a delay time is reduced by applying the optical relay so that entire transmission delay time considering the increased delay time may be within a preamble period of the upstream burst stream, thereby rapidly increasing a transmission distance of the passive optical network by using the optical relay.
    Type: Grant
    Filed: December 28, 2015
    Date of Patent: November 19, 2019
    Assignee: LIGHTWORKS TECHNOLOGY INC
    Inventors: In Shik Seo, Joon Hyun Baek, Sung Hoon Park, Tae Jong Lee, Byoung Hoon Bae
  • Patent number: 10460927
    Abstract: A method of forming a SiOCN material layer, a material layer stack, a semiconductor device, a method of fabricating a semiconductor device, and a deposition apparatus, the method of forming a SiOCN material layer including providing a substrate; providing a silicon precursor onto the substrate; providing an oxygen reactant onto the substrate; providing a first carbon precursor onto the substrate; providing a second carbon precursor onto the substrate; and providing a nitrogen reactant onto the substrate, wherein the first carbon precursor and the second carbon precursor are different materials.
    Type: Grant
    Filed: October 18, 2016
    Date of Patent: October 29, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Yong-suk Tak, Tae-jong Lee, Bon-young Koo, Ki-yeon Park, Sung-hyun Choi
  • Publication number: 20190287797
    Abstract: A method of forming a SiOCN material layer, a material layer stack, a semiconductor device, a method of fabricating a semiconductor device, and a deposition apparatus, the method of forming a SiOCN material layer including providing a substrate; providing a silicon precursor onto the substrate; providing an oxygen reactant onto the substrate; providing a first carbon precursor onto the substrate; providing a second carbon precursor onto the substrate; and providing a nitrogen reactant onto the substrate, wherein the first carbon precursor and the second carbon precursor are different materials.
    Type: Application
    Filed: May 24, 2019
    Publication date: September 19, 2019
    Inventors: Yong-suk TAK, Tae-jong LEE, Bon-young KOO, Ki-yeon PARK, Sung-hyun CHOI
  • Publication number: 20190177845
    Abstract: A semiconductor process chamber is provided. The semiconductor process chamber includes a susceptor on which a plurality of wafers are disposed; a showerhead structure opposing the susceptor and disposed to be spaced apart from the susceptor; a plurality of plates opposing the susceptor and disposed to be spaced apart from the susceptor; and a blocking structure disposed between plates, among the plurality of plates, disposed adjacent to each other, wherein a distance between the showerhead structure and the susceptor is less than a distance between the plurality of plates and the susceptor, and a distance between the blocking structure and the susceptor is less than the distance between the plurality of plates and the susceptor.
    Type: Application
    Filed: July 19, 2018
    Publication date: June 13, 2019
    Inventors: Seung Jae Baek, Hyun Namkoong, Tae Jong Lee, Sun Jung Kim, Ju Yeon Kim, Noriaki Fukiage, Masahide Iwasaki, Yuta Sorita
  • Patent number: 10269218
    Abstract: A method of providing prescheduling of the betting action in advance of a user turn in an online card game services performed by a game service server, the method including: providing a first user interface displaying betting options on a first user terminal, each of the betting options including a betting action associated with a betting action of an opponent having a higher-priority; receiving a user input selecting a first betting option from the betting options; receiving a second betting action of the opponent from a second user terminal; determining whether the predetermined condition is satisfied by comparing the betting action of the opponent of the predetermined condition with the second betting action, before the user turn; and executing automatically a first betting action in response to determining the predetermined condition is satisfied on the user turn.
    Type: Grant
    Filed: January 24, 2017
    Date of Patent: April 23, 2019
    Assignee: NHN Entertainment Corporation
    Inventors: Ki Yong Kim, Tae Jong Lee