Patents by Inventor Tae-Duk Nam

Tae-Duk Nam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9412720
    Abstract: A semiconductor package may include a packaging substrate, a first semiconductor chip on the packaging substrate, and a support plate on the packaging substrate. The support plate may be spaced apart from the first semiconductor chip in a direction parallel with respect to a surface of the packaging substrate. A second semiconductor chip may be provided on the first semiconductor chip and on the support plate so that the first semiconductor chip is between the second semiconductor chip and the packaging substrate and so that the support plate is between the second semiconductor chip and the packaging substrate. An adhesion layer may bond the second semiconductor chip to the first semiconductor chip and may bond the second semiconductor chip to the support plate. In addition, an electrical coupling may be provided between the first semiconductor chip and the packaging substrate.
    Type: Grant
    Filed: February 20, 2014
    Date of Patent: August 9, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Duk Nam, Jin-Ho Kim, Hyuk-Su Kim, Hyoung-Suk Kim, Tae-Young Lee
  • Publication number: 20140167291
    Abstract: A semiconductor package may include a packaging substrate, a first semiconductor chip on the packaging substrate, and a support plate on the packaging substrate. The support plate may be spaced apart from the first semiconductor chip in a direction parallel with respect to a surface of the packaging substrate. A second semiconductor chip may be provided on the first semiconductor chip and on the support plate so that the first semiconductor chip is between the second semiconductor chip and the packaging substrate and so that the support plate is between the second semiconductor chip and the packaging substrate. An adhesion layer may bond the second semiconductor chip to the first semiconductor chip and may bond the second semiconductor chip to the support plate. In addition, an electrical coupling may be provided between the first semiconductor chip and the packaging substrate.
    Type: Application
    Filed: February 20, 2014
    Publication date: June 19, 2014
    Inventors: Tae-Duk Nam, Jin-Ho Kim, Hyuk-Su Kim, Hyoung-Suk Kim, Tae-Young Lee
  • Patent number: 8674494
    Abstract: A semiconductor package may include a packaging substrate, a first semiconductor chip on the packaging substrate, and a support plate on the packaging substrate. The support plate may be spaced apart from the first semiconductor chip in a direction parallel with respect to a surface of the packaging substrate. A second semiconductor chip may be provided on the first semiconductor chip and on the support plate so that the first semiconductor chip is between the second semiconductor chip and the packaging substrate and so that the support plate is between the second semiconductor chip and the packaging substrate. An adhesion layer may bond the second semiconductor chip to the first semiconductor chip and may bond the second semiconductor chip to the support plate. In addition, an electrical coupling may be provided between the first semiconductor chip and the packaging substrate.
    Type: Grant
    Filed: August 1, 2012
    Date of Patent: March 18, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tae-Duk Nam, Jin-Ho Kim, Hyuk-Su Kim, Hyoung-Suk Kim, Tae-Young Lee
  • Publication number: 20130049228
    Abstract: A semiconductor package may include a packaging substrate, a first semiconductor chip on the packaging substrate, and a support plate on the packaging substrate. The support plate may be spaced apart from the first semiconductor chip in a direction parallel with respect to a surface of the packaging substrate. A second semiconductor chip may be provided on the first semiconductor chip and on the support plate so that the first semiconductor chip is between the second semiconductor chip and the packaging substrate and so that the support plate is between the second semiconductor chip and the packaging substrate. An adhesion layer may bond the second semiconductor chip to the first semiconductor chip and may bond the second semiconductor chip to the support plate. In addition, an electrical coupling may be provided between the first semiconductor chip and the packaging substrate.
    Type: Application
    Filed: August 1, 2012
    Publication date: February 28, 2013
    Inventors: Tae-Duk NAM, Jin-Ho Kim, Hyuk-Su Kim, Hyoung-Suk Kim, Tae-Young Lee
  • Publication number: 20090051023
    Abstract: Provided is a stack package comprising: a substrate comprising a cavity; a first semiconductor chip disposed in the cavity; and a second semiconductor chip stacked on the substrate and electrically connected to the substrate by a plurality of conductive external terminals such as conductive bumps. Since both a horizontal packaging method using bonding wires and a flip-chip packaging method are used and the bonding wires of the horizontal package and the conductive external terminals for the flip-chip bonding are formed on substantially the same plane, the total height of the stack package is reduced.
    Type: Application
    Filed: January 4, 2008
    Publication date: February 26, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Tae-Duk NAM, Hee-Jin PARK, Jeong-Joon OH
  • Patent number: 7414303
    Abstract: The present invention provides an LOC package wherein the lead frame is in direct contact with the semiconductor device. The lead frame, which includes openings, is positioned directly on the semiconductor device. An adhesive material is applied in the opening in the lead frame. This adhesive material contacts both the lead frame and the semiconductor device. The lead frame is therefore securely held to the semiconductor device. Wires can then be bonded to contact pads on the semiconductor device and to the lead frame.
    Type: Grant
    Filed: March 11, 2005
    Date of Patent: August 19, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Hyeop Lee, Se-Yong Oh, Jin-Ho Kim, Chan-Suk Lee, Min-Keun Kwak, Sung-Hwan Yoon, Tae-Duk Nam
  • Publication number: 20070138605
    Abstract: A semiconductor device includes a semiconductor chip and an adhesive sheet adhered to a lower surface of the semiconductor chip, the adhesive sheet including a deformation prevention layer for suppressing deformation of the semiconductor chip. The adhesive sheet includes an adhesive layer, a base layer formed under the adhesive layer, and a deformation prevention layer interposed between the base layer and the adhesive layer, the deformation prevention layer suppressing deformation of the semiconductor chip. A deformation prevention sheet is further formed on a lower surface of the semiconductor chip. Methods of forming a semiconductor device and a multi-stacked package include adhesive sheets.
    Type: Application
    Filed: December 20, 2006
    Publication date: June 21, 2007
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Tae-Duk Nam, Bo-Seong Kim
  • Publication number: 20060255471
    Abstract: The flip chip package includes a semiconductor chip electrically connected to a circuit substrate. A protective cap is disposed over the semiconductor chip, and includes at least one portion extending beyond an edge of the semiconductor chip.
    Type: Application
    Filed: April 17, 2006
    Publication date: November 16, 2006
    Inventors: Yong-Kwan Lee, Tae-Duk Nam
  • Publication number: 20050212099
    Abstract: The present invention provides an LOC package wherein the lead frame is in direct contact with the semiconductor device. The lead frame, which includes openings, is positioned directly on the semiconductor device. An adhesive material is applied in the opening in the lead frame. This adhesive material contacts both the lead frame and the semiconductor device. The lead frame is therefore securely held to the semiconductor device. Wires can then be bonded to contact pads on the semiconductor device and to the lead frame.
    Type: Application
    Filed: March 11, 2005
    Publication date: September 29, 2005
    Inventors: Sang-Hyeop Lee, Se-Yong Oh, Jing-Ho Kim, Chan-Suk Lee, Min-Keun Kwak, Sung-Hwan Yoon, Tae-Duk Nam
  • Publication number: 20040245653
    Abstract: The flip chip package includes a semiconductor chip electrically connected to a circuit substrate. A protective cap is disposed over the semiconductor chip, and includes at least one portion extending beyond an edge of the semiconductor chip.
    Type: Application
    Filed: January 29, 2004
    Publication date: December 9, 2004
    Inventors: Yong-Kwan Lee, Tae-Duk Nam