Patents by Inventor Tae-Ho Cha
Tae-Ho Cha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240395887Abstract: A semiconductor device includes: a substrate; an active pattern provided on the substrate and extending in a first horizontal direction; a plurality of nanosheets spaced apart from each other in a vertical direction and stacked on the active pattern; a gate electrode provided on the active pattern and extending in a second horizontal direction different from the first horizontal direction, the gate electrode surrounding each of the plurality of nanosheets; a source/drain region provided on the active pattern at two sides of the gate electrode; a first inner spacer provided between the gate electrode and the source/drain region and between adjacent nanosheets of the plurality of nanosheets, the first inner spacer being spaced apart from the plurality of nanosheets in the vertical direction; and a first barrier layer provided on a first side of the gate electrode and between the first inner spacer and one of the plurality of nanosheets.Type: ApplicationFiled: December 14, 2023Publication date: November 28, 2024Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Seung Hyeon HONG, Su Bin Lee, Jeong Hyeon Lee, Hak Jong Lee, Hyun Jun Lim, Tae Ho Cha
-
Publication number: 20240363685Abstract: A semiconductor device includes: an active pattern including a lower pattern and sheet patterns spaced apart from the lower pattern in a first direction; gate structures being separate in a second direction on the lower pattern. The gate structure includes a gate electrode and a gate insulating layer; a source/drain recess between the gate structures adjacent to each other; and a source/drain pattern filling the source/drain recess. The source/drain pattern includes: a first epitaxial region extended along a sidewall and a bottom surface of the source/drain recess, a second epitaxial region on the first epitaxial insertion epitaxial regions that are in contact with the first epitaxial region. The respective insertion epitaxial regions are spaced apart from each other and include silicon germanium. The first epitaxial region is disposed between the second epitaxial region and the insertion epitaxial region.Type: ApplicationFiled: November 13, 2023Publication date: October 31, 2024Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Hyun Jun LIM, Tae Ho CHA, Su Bin LEE, Jeong Hyeon LEE, Hak Jong LEE, Seung Hyeon HONG
-
Patent number: 11069820Abstract: A method for fabricating a semiconductor device includes forming a fin type pattern protruding from a substrate and extending in a first direction, forming a field insulating layer covering a limited portion of the fin type pattern on the substrate such that the field insulating layer exposes a separate limited portion of the fin type pattern, forming a gate structure on the field insulating layer and the fin type pattern, the gate structure extending in a second direction, the second direction different from the first direction, forming a first barrier layer containing a nitrogen element in a first region of the field insulating layer, wherein the first region is exposed by the gate structure, adjacent to the gate structure and extending in the second direction and forming a gate spacer on the first barrier layer and on a side wall of the gate structure.Type: GrantFiled: April 14, 2020Date of Patent: July 20, 2021Assignee: Samsung Electronics Co., Ltd.Inventors: Gun Ho Jo, Dae Joung Kim, Jae Mun Kim, Moon Han Park, Tae Ho Cha, Jae Jong Han
-
Publication number: 20200243398Abstract: A method for fabricating a semiconductor device includes forming a fin type pattern protruding from a substrate and extending in a first direction, forming a field insulating layer covering a limited portion of the fin type pattern on the substrate such that the field insulating layer exposes a separate limited portion of the fin type pattern, forming a gate structure on the field insulating layer and the fin type pattern, the gate structure extending in a second direction, the second direction different from the first direction, forming a first barrier layer containing a nitrogen element in a first region of the field insulating layer, wherein the first region is exposed by the gate structure, adjacent to the gate structure and extending in the second direction and forming a gate spacer on the first barrier layer and on a side wall of the gate structure.Type: ApplicationFiled: April 14, 2020Publication date: July 30, 2020Applicant: Samsung Electronics Co., Ltd.Inventors: Gun Ho JO, Dae Joung KIM, Jae Mun KIM, Moon Han PARK, Tae Ho CHA, Jae Jong HAN
-
Patent number: 10658249Abstract: A method for fabricating a semiconductor device includes forming a fin type pattern protruding from a substrate and extending in a first direction, forming a field insulating layer covering a limited portion of the fin type pattern on the substrate such that the field insulating layer exposes a separate limited portion of the fin type pattern, forming a gate structure on the field insulating layer and the fin type pattern, the gate structure extending in a second direction, the second direction different from the first direction, forming a first barrier layer containing a nitrogen element in a first region of the field insulating layer, wherein the first region is exposed by the gate structure, adjacent to the gate structure and extending in the second direction and forming a gate spacer on the first barrier layer and on a side wall of the gate structure.Type: GrantFiled: October 25, 2018Date of Patent: May 19, 2020Assignee: Samsung Electronics Co., Ltd.Inventors: Gun Ho Jo, Dae Joung Kim, Jae Mun Kim, Moon Han Park, Tae Ho Cha, Jae Jong Han
-
Publication number: 20190148521Abstract: A method for fabricating a semiconductor device includes forming a fin type pattern protruding from a substrate and extending in a first direction, forming a field insulating layer covering a limited portion of the fin type pattern on the substrate such that the field insulating layer exposes a separate limited portion of the fin type pattern, forming a gate structure on the field insulating layer and the fin type pattern, the gate structure extending in a second direction, the second direction different from the first direction, forming a first barrier layer containing a nitrogen element in a first region of the field insulating layer, wherein the first region is exposed by the gate structure, adjacent to the gate structure and extending in the second direction and forming a gate spacer on the first barrier layer and on a side wall of the gate structure.Type: ApplicationFiled: October 25, 2018Publication date: May 16, 2019Applicant: Samsung Electronics Co., Ltd.Inventors: Gun Ho JO, Dae Joung KIM, Jae Mun KIM, Moon Han PARK, Tae Ho CHA, Jae Jong HAN
-
Patent number: 9412842Abstract: A gate pattern is formed on a first region of a substrate. An epitaxial layer is formed on a second region of the substrate. A recess is formed in the second region of the substrate by etching the epitaxial layer and the substrate underneath. The first region is adjacent to the second region.Type: GrantFiled: July 3, 2013Date of Patent: August 9, 2016Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Jin-Bum Kim, Kyung-Bum Koo, Taek-Soo Jeon, Tae-Ho Cha, Judson R Holt, Henry K Utomo
-
Publication number: 20150011070Abstract: A gate pattern is formed on a first region of a substrate. An epitaxial layer is formed on a second region of the substrate. A recess is formed in the second region of the substrate by etching the epitaxial layer and the substrate underneath. The first region is adjacent to the second region.Type: ApplicationFiled: July 3, 2013Publication date: January 8, 2015Inventors: Jin-Bum Kim, Kyung-Bum Koo, Taek-Soo Jeon, Tae-Ho Cha, Judson R. Holt, Henry K. Utomo
-
Patent number: 8466052Abstract: A method of fabricating a semiconductor device can include forming a trench in a semiconductor substrate, forming a first conductive layer on a bottom surface and side surfaces of the trench, and selectively forming a second conductive layer on the first conductive layer to be buried in the trench. The second conductive layer may be formed selectively on the first conductive layer by using an electroless plating method or using a metal organic chemical vapor deposition (MOCVD) or an atomic layer deposition (ALD) method.Type: GrantFiled: February 11, 2010Date of Patent: June 18, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-min Baek, Hee-sook Park, Seong-hwee Cheong, Gil-heyun Choi, Byung-hak Lee, Tae-ho Cha, Jae-hwa Park, Su-kyoung Kim
-
Patent number: 8404576Abstract: A gate structure includes an insulation layer on a substrate, a first conductive layer pattern on the insulation layer, a metal ohmic layer pattern on the first conductive layer pattern, a diffusion reduction layer pattern on the metal ohmic layer pattern an amorphous layer pattern on the diffusion reduction layer pattern, and a second conductive layer pattern on the amorphous layer pattern. The gate structure may have a low sheet resistance and desired thermal stability.Type: GrantFiled: March 22, 2011Date of Patent: March 26, 2013Assignee: Samsung Electronics Co., Ltd.Inventors: Tae-Ho Cha, Seong-Hwee Cheong, Gil-Heyun Choi, Byung-Hee Kim, Hee-Sook Park, Jong-Min Baek
-
Publication number: 20120034749Abstract: A method of manufacturing a semiconductor device can be provided by forming a gate structure on a substrate and forming a diffusion barrier layer on the gate structure and the substrate, A stress layer can be formed on the diffusion barrier layer comprising a metal nitride or a metal oxide having a concentration of nitrogen or oxygen associated therewith. The stress layer can be heated to transform the stress layer into a tensile stress layer to reduce the concentration of the nitrogen or the oxygen in the stress layer. The tensile stress layer and the diffusion barrier layer can be removed.Type: ApplicationFiled: August 3, 2011Publication date: February 9, 2012Inventors: Kwan-Yong LIM, Chung-Geun Koh, Hyun-Jung Lee, Tae-Ouk Kwon, Seok-Hoon Kim, Tae-Ho Cha
-
Patent number: 7989892Abstract: A gate structure can include a polysilicon layer, a metal layer on the polysilicon layer, a metal silicide nitride layer on the metal layer and a silicon nitride mask on the metal silicide nitride layer.Type: GrantFiled: June 12, 2009Date of Patent: August 2, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Tae-Ho Cha, Seong-Hwee Cheong, Jong-Min Baek, Jae-Hwa Park, Gil-Heyun Choi, Byung-Hee Kim, Byung-Hak Lee, Hee-Sook Park
-
Publication number: 20110171818Abstract: A method of forming a gate structure can be provided by forming a tunnel insulation layer on a substrate and forming a floating gate on the tunnel insulation layer. A dielectric layer pattern can be on the floating gate and a control gate can be formed on the dielectric layer pattern, which can be provided by forming a first conductive layer pattern on the dielectric layer pattern. A metal ohmic layer pattern can be formed on the first conductive layer pattern. A diffusion preventing layer pattern can be formed on the metal ohmic layer pattern. An amorphous layer pattern can be formed on the diffusion preventing layer pattern forming a second conductive layer pattern on the amorphous layer pattern. The floating gate can be further formed by forming an additional first conductive layer pattern on the tunnel insulation layer. An additional metal ohmic layer pattern can be formed on the additional first conductive layer pattern.Type: ApplicationFiled: March 22, 2011Publication date: July 14, 2011Inventors: Tae-Ho Cha, Seong-Hwee Cheong, Gil-Heyun Choi, Byung-Hee Kim, Hee-Sook Park, Jong-Min Baek
-
Patent number: 7928498Abstract: A gate structure includes an insulation layer on a substrate, a first conductive layer pattern on the insulation layer, a metal ohmic layer pattern on the first conductive layer pattern, a diffusion preventing layer pattern on the metal ohmic layer pattern, an amorphous layer pattern on the diffusion preventing layer pattern, and a second conductive layer pattern on the amorphous layer pattern. The gate structure may have a low sheet resistance and desired thermal stability.Type: GrantFiled: April 22, 2009Date of Patent: April 19, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Tae-Ho Cha, Seong-Hwee Cheong, Gil-Heyun Choi, Byung-Hee Kim, Hee-Sook Park, Jong-Min Baek
-
Patent number: 7879737Abstract: Disclosed are a variety of methods for increasing the relative thickness in the peripheral or edge regions of gate dielectric patterns to suppress leakage through these regions. The methods provide alternatives to conventional GPOX processes and provide the improved leakage resistance without incurring the degree of increased gate electrode resistance associated with GPOX processes. Each of the methods includes forming a first opening to expose an active area region, forming an oxidation control region on the exposed portion and then forming a second opening whereby a peripheral region free of the oxidation control region is exposed for formation of a gate dielectric layer. The resulting gate dielectric layers are characterized by a thinner central region surrounded or bounded by a thicker peripheral region.Type: GrantFiled: May 24, 2010Date of Patent: February 1, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Woong-Hee Sohn, Gil-Heyun Choi, Byung-Hee Kim, Byung-Hak Lee, Tae-Ho Cha, Hee-Sook Park, Jae-Hwa Park, Geum-Jung Seong
-
Publication number: 20110003455Abstract: Disclosed are a variety of methods for increasing the relative thickness in the peripheral or edge regions of gate dielectric patterns to suppress leakage through these regions. The methods provide alternatives to conventional GPDX processes and provide the improved leakage resistance without incurring the degree of increased gate electrode resistance associated with GPDX processes. Each of the methods includes forming a first opening to expose an active area region, forming an oxidation control region on the exposed portion and then forming a second opening whereby a peripheral region free of the oxidation control region is exposed for formation of a gate dielectric layer. The resulting gate dielectric layers are characterized by a thinner central region surrounded or bounded by a thicker peripheral region.Type: ApplicationFiled: May 24, 2010Publication date: January 6, 2011Inventors: Woong-Hee SOHN, Gil-Heyun CHOI, Byung-Hee KIM, Byung-Hak LEE, Tae-Ho CHA, Hee-Sook PARK, Jae-Hwa PARK, Geum-Jung SEONG
-
Patent number: 7781849Abstract: Provided are semiconductor devices and methods of fabricating the same, and more specifically, semiconductor devices having a W—Ni alloy thin layer that has a low resistance, and methods of fabricating the same. The semiconductor devices include the W—Ni alloy thin layer. The weight of Ni in the W—Ni alloy thin layer may be in a range from approximately 0.01 to approximately 5.0 wt % of the total weight of the W—Ni alloy thin layer.Type: GrantFiled: December 3, 2008Date of Patent: August 24, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Jong-min Baek, Seong-hwee Cheong, Gil-heyun Choi, Tae-ho Cha, Hee-sook Park, Byung-hak Lee, Jae-hwa Park
-
Publication number: 20100210105Abstract: A method of fabricating a semiconductor device can include forming a trench in a semiconductor substrate, forming a first conductive layer on a bottom surface and side surfaces of the trench, and selectively forming a second conductive layer on the first conductive layer to be buried in the trench. The second conductive layer may be formed selectively on the first conductive layer by using an electroless plating method or using a metal organic chemical vapor deposition (MOCVD) or an atomic layer deposition (ALD) method.Type: ApplicationFiled: February 11, 2010Publication date: August 19, 2010Inventors: Jong-min Baek, Hee-sook Park, Seong-hwee Cheong, Gil-heyun Choi, Byung-hak Lee, Tae-ho Cha, Jae-hwa Park, Su-kyoung Kim
-
Patent number: 7759263Abstract: Disclosed are a variety of methods for increasing the relative thickness in the peripheral or edge regions of gate dielectric patterns to suppress leakage through these regions. The methods provide alternatives to conventional GPOX processes and provide the improved leakage resistance without incurring the degree of increased gate electrode resistance associated with GPOX processes. Each of the methods includes forming a first opening to expose an active area region, forming an oxidation control region on the exposed portion and then forming a second opening whereby a peripheral region free of the oxidation control region is exposed for formation of a gate dielectric layer. The resulting gate dielectric layers are characterized by a thinner central region surrounded or bounded by a thicker peripheral region.Type: GrantFiled: May 31, 2007Date of Patent: July 20, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Woong-Hee Sohn, Gil-Heyun Choi, Byung-Hee Kim, Byung-Hak Lee, Tae-Ho Cha, Hee-Sook Park, Jae-Hwa Park, Geum-Jung Seong
-
Publication number: 20090315091Abstract: A gate structure can include a polysilicon layer, a metal layer on the polysilicon layer, a metal silicide nitride layer on the metal layer and a silicon nitride mask on the metal silicide nitride layerType: ApplicationFiled: June 12, 2009Publication date: December 24, 2009Inventors: Tae-Ho Cha, Seong-Hwee Cheong, Jong-Min Baek, Jae-Hwa Park, Gil-Heyun Choi, Byung-Hee Kim, Byung-Hak Lee, Hee-Sook Park