Patents by Inventor Taek-Jung Kim
Taek-Jung Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250104924Abstract: A multilayer capacitor includes a body including a dielectric layer and first and second internal electrodes, first external electrodes respectively be connected to the first internal electrode and second external electrodes respectively connected to the second internal electrode. The first internal electrode includes a first main portion and a first lead-out portion. The first lead-out portion includes a first inclined portion and a first connection portion. The first inclined portion is connected to the first main portion and has a side surface, at least a portion of which is inclined with respect to a side surface of the first main portion connected thereto. The first connection portion is connected to the first inclined portion and the first external electrode, and has a side surface, at least a portion of which is inclined with respect to the side surface of the first inclined portion connected thereto.Type: ApplicationFiled: December 6, 2024Publication date: March 27, 2025Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.Inventors: Hwi Dae KIM, Taek Jung LEE, Young Ghyu AHN
-
Patent number: 12016175Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.Type: GrantFiled: July 27, 2023Date of Patent: June 18, 2024Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Eun Young Lee, Do Hyung Kim, Taek Jung Kim, Seung Jong Park, Jae Wha Park, Youn Jae Cho
-
Publication number: 20230371237Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.Type: ApplicationFiled: July 27, 2023Publication date: November 16, 2023Inventors: Eun Young LEE, Do Hyung KIM, Taek Jung KIM, Seung Jong PARK, Jae Wha PARK, Youn Jae CHO
-
Patent number: 11723189Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.Type: GrantFiled: July 12, 2021Date of Patent: August 8, 2023Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Eun Young Lee, Do Hyung Kim, Taek Jung Kim, Seung Jong Park, Jae Wha Park, Youn Jae Cho
-
Publication number: 20220173108Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.Type: ApplicationFiled: July 12, 2021Publication date: June 2, 2022Inventors: Eun Young LEE, Do Hyung KIM, Taek Jung KIM, Seung Jong PARK, Jae Wha PARK, Youn Jae CHO
-
Patent number: 11111579Abstract: A deposition equipment is provided. The deposition equipment includes: a reaction chamber including an upper plate and a container body, the upper plate including a gas supplier for injecting a processing gas; a wafer chuck including an upper surface on which a wafer is loaded, in the reaction chamber, with the upper surface of the wafer chuck facing the upper plate; and a processing gas shielding section which prevents the processing gas from being adsorbed to the upper surface of the wafer chuck and is disposed between the upper plate and the wafer chuck in a state in which the wafer is removed from the wafer chuck. The processing gas shielding section includes a shutter which is plate-like, and the shutter includes a region including a gas discharge section for jetting a purging gas toward the wafer chuck.Type: GrantFiled: April 17, 2019Date of Patent: September 7, 2021Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sun Yong Hwang, Hyun Su Kim, Eun-Ok Lee, Taek Jung Kim, Hyo Jung Noh, Ji Won Yu
-
Publication number: 20190345606Abstract: A deposition equipment is provided. The deposition equipment includes: a reaction chamber including an upper plate and a container body, the upper plate including a gas supplier for injecting a processing gas; a wafer chuck including an upper surface on which a wafer is loaded, in the reaction chamber, with the upper surface of the wafer chuck facing the upper plate; and a processing gas shielding section which prevents the processing gas from being adsorbed to the upper surface of the wafer chuck and is disposed between the upper plate and the wafer chuck in a state in which the wafer is removed from the wafer chuck. The processing gas shielding section includes a shutter which is plate-like, and the shutter includes a region including a gas discharge section for jetting a purging gas toward the wafer chuck.Type: ApplicationFiled: April 17, 2019Publication date: November 14, 2019Inventors: Sun Yong Hwang, Hyun Su Kim, Eun-Ok Lee, Taek Jung Kim, Hyo Jung Noh, Ji Won Yu
-
Patent number: 9875925Abstract: A method of fabricating a semiconductor device includes forming a doped polysilicon layer on a substrate, forming a barrier layer on the doped polysilicon layer, forming an oxidized barrier layer by oxidizing a surface of the barrier layer, and forming a metal layer on the oxidized barrier layer.Type: GrantFiled: March 10, 2016Date of Patent: January 23, 2018Assignee: Samsung Electronics Co., Ltd.Inventors: Myung-ho Kong, Jeong-hee Park, Taek-jung Kim, Han-young Kim, Keon-seok Seo, Jong-myeong Lee, Hee-sook Park
-
Publication number: 20160372359Abstract: A method of fabricating a semiconductor device includes forming a doped polysilicon layer on a substrate, forming a barrier layer on the doped polysilicon layer, forming an oxidized barrier layer by oxidizing a surface of the barrier layer, and forming a metal layer on the oxidized barrier layer.Type: ApplicationFiled: March 10, 2016Publication date: December 22, 2016Inventors: Myung-ho Kong, Jeong-hee Park, Taek-jung Kim, Han-young Kim, Keon-seok Seo, Jong-myeong Lee, Hee-sook Park
-
Patent number: 7956464Abstract: A sputtering target includes a tungsten (W)-nickel (Ni) alloy, wherein the nickel (Ni) is present in an amount of between about 0.01 weight % and about 1 weight %.Type: GrantFiled: October 5, 2009Date of Patent: June 7, 2011Assignee: Samsung Electronics Co., Ltd.Inventors: Taek-jung Kim, Hee-sook Park, Jong-min Back, Su-kyoung Kim, Yu-gyun Shin, Sun-ghil Lee
-
Publication number: 20100283154Abstract: A sputtering target includes a tungsten (W)-nickel (Ni) alloy, wherein the nickel (Ni) is present in an amount of between about 0.01 weight % and about 1 weight %.Type: ApplicationFiled: October 5, 2009Publication date: November 11, 2010Inventors: Taek-jung Kim, Hee-sook Park, Jong-min Back, Su-Kyoung Kim, Yu-gyun Shin, Sun-ghil Lee
-
Patent number: 7745305Abstract: A method of removing a portion of an oxide layer includes forming first byproducts by reacting a reaction gas with the oxide layer, the reaction gas including fluorine and nitrogen, reacting the reaction gas with the first byproducts to form second byproducts, and removing the second byproducts.Type: GrantFiled: January 14, 2008Date of Patent: June 29, 2010Assignee: Samsung Electronics Co., Ltd.Inventors: Seung-Heon Lee, Kyu-Tae Na, Ju-Wan Kim, Taek-Jung Kim
-
Patent number: 7534686Abstract: Disclosed is a semiconductor fin construction useful in FinFET devices that incorporates an upper region and a lower region with wherein the upper region is formed with substantially vertical sidewalls and the lower region is formed with inclined sidewalls to produce a wider base portion. The disclosed semiconductor fin construction will also typically include a horizontal step region at the interface between the upper region and the lower region. Also disclosed are a series of methods of manufacturing semiconductor devices incorporating semiconductor fins having this dual construction and incorporating various combinations of insulating materials such as silicon dioxide and/or silicon nitride for forming shallow trench isolation (STI) structures between adjacent semiconductor fins.Type: GrantFiled: October 31, 2006Date of Patent: May 19, 2009Assignee: Samsung Electronics Co., Ltd.Inventors: Deok Hyung Lee, Byeong Chan Lee, In Soo Jung, Yong Hoon Son, Siyoung Choi, Taek Jung Kim
-
Patent number: 7521301Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region. Related fabrication methods also are described.Type: GrantFiled: September 11, 2006Date of Patent: April 21, 2009Assignee: Samsung Electronics Co., Ltd.Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung
-
Publication number: 20080182383Abstract: A method of removing a portion of an oxide layer includes forming first byproducts by reacting a reaction gas with the oxide layer, the reaction gas including fluorine and nitrogen, reacting the reaction gas with the first byproducts to form second byproducts, and removing the second byproducts.Type: ApplicationFiled: January 14, 2008Publication date: July 31, 2008Inventors: Seung-Heon Lee, Kyu-Tae Na, Ju-Wan Kim, Taek-Jung Kim
-
Publication number: 20070252191Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.Type: ApplicationFiled: July 5, 2007Publication date: November 1, 2007Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Taek-Jung KIM, Min KIM
-
Patent number: 7256091Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.Type: GrantFiled: June 9, 2005Date of Patent: August 14, 2007Assignee: Samsung Electronics Co., Ltd.Inventors: Taek-Jung Kim, Min Kim
-
Publication number: 20070004107Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region.Type: ApplicationFiled: September 11, 2006Publication date: January 4, 2007Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung
-
Patent number: 7141856Abstract: Disclosed is a semiconductor fin construction useful in FinFET devices that incorporates an upper region and a lower region with wherein the upper region is formed with substantially vertical sidewalls and the lower region is formed with inclined sidewalls to produce a wider base portion. The disclosed semiconductor fin construction will also typically include a horizontal step region at the interface between the upper region and the lower region. Also disclosed are a series of methods of manufacturing semiconductor devices incorporating semiconductor fins having this dual construction and incorporating various combinations of insulating materials such as silicon dioxide and/or silicon nitride for forming shallow trench isolation (STI) structures between adjacent semiconductor fins.Type: GrantFiled: February 17, 2004Date of Patent: November 28, 2006Assignee: Samsung Electronics Co., Ltd.Inventors: Deok Hyung Lee, Byeong Chan Lee, In Soo Jung, Yong Hoon Son, Siyoung Choi, Taek Jung Kim
-
Patent number: 7122871Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region. Related fabrication methods also are described.Type: GrantFiled: March 16, 2004Date of Patent: October 17, 2006Assignee: Samsung Electronics Co., Ltd.Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung