Patents by Inventor Taek-Jung Kim

Taek-Jung Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230371237
    Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.
    Type: Application
    Filed: July 27, 2023
    Publication date: November 16, 2023
    Inventors: Eun Young LEE, Do Hyung KIM, Taek Jung KIM, Seung Jong PARK, Jae Wha PARK, Youn Jae CHO
  • Patent number: 11723189
    Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.
    Type: Grant
    Filed: July 12, 2021
    Date of Patent: August 8, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Eun Young Lee, Do Hyung Kim, Taek Jung Kim, Seung Jong Park, Jae Wha Park, Youn Jae Cho
  • Publication number: 20220173108
    Abstract: A semiconductor device and a method of fabricating a semiconductor device, the device including a substrate including an element isolation film and an active region defined by the element isolation film; a word line crossing the active region in a first direction; and a bit line structure on the substrate and connected to the active region, the bit line structure extending in a second direction crossing the first direction, wherein the bit line structure includes a first cell interconnection film including an amorphous material or ruthenium, a second cell interconnection film on and extending along the first cell interconnection film and including ruthenium, and a cell capping film on and extending along the second cell interconnection film.
    Type: Application
    Filed: July 12, 2021
    Publication date: June 2, 2022
    Inventors: Eun Young LEE, Do Hyung KIM, Taek Jung KIM, Seung Jong PARK, Jae Wha PARK, Youn Jae CHO
  • Patent number: 11111579
    Abstract: A deposition equipment is provided. The deposition equipment includes: a reaction chamber including an upper plate and a container body, the upper plate including a gas supplier for injecting a processing gas; a wafer chuck including an upper surface on which a wafer is loaded, in the reaction chamber, with the upper surface of the wafer chuck facing the upper plate; and a processing gas shielding section which prevents the processing gas from being adsorbed to the upper surface of the wafer chuck and is disposed between the upper plate and the wafer chuck in a state in which the wafer is removed from the wafer chuck. The processing gas shielding section includes a shutter which is plate-like, and the shutter includes a region including a gas discharge section for jetting a purging gas toward the wafer chuck.
    Type: Grant
    Filed: April 17, 2019
    Date of Patent: September 7, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sun Yong Hwang, Hyun Su Kim, Eun-Ok Lee, Taek Jung Kim, Hyo Jung Noh, Ji Won Yu
  • Publication number: 20190345606
    Abstract: A deposition equipment is provided. The deposition equipment includes: a reaction chamber including an upper plate and a container body, the upper plate including a gas supplier for injecting a processing gas; a wafer chuck including an upper surface on which a wafer is loaded, in the reaction chamber, with the upper surface of the wafer chuck facing the upper plate; and a processing gas shielding section which prevents the processing gas from being adsorbed to the upper surface of the wafer chuck and is disposed between the upper plate and the wafer chuck in a state in which the wafer is removed from the wafer chuck. The processing gas shielding section includes a shutter which is plate-like, and the shutter includes a region including a gas discharge section for jetting a purging gas toward the wafer chuck.
    Type: Application
    Filed: April 17, 2019
    Publication date: November 14, 2019
    Inventors: Sun Yong Hwang, Hyun Su Kim, Eun-Ok Lee, Taek Jung Kim, Hyo Jung Noh, Ji Won Yu
  • Patent number: 9875925
    Abstract: A method of fabricating a semiconductor device includes forming a doped polysilicon layer on a substrate, forming a barrier layer on the doped polysilicon layer, forming an oxidized barrier layer by oxidizing a surface of the barrier layer, and forming a metal layer on the oxidized barrier layer.
    Type: Grant
    Filed: March 10, 2016
    Date of Patent: January 23, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myung-ho Kong, Jeong-hee Park, Taek-jung Kim, Han-young Kim, Keon-seok Seo, Jong-myeong Lee, Hee-sook Park
  • Publication number: 20160372359
    Abstract: A method of fabricating a semiconductor device includes forming a doped polysilicon layer on a substrate, forming a barrier layer on the doped polysilicon layer, forming an oxidized barrier layer by oxidizing a surface of the barrier layer, and forming a metal layer on the oxidized barrier layer.
    Type: Application
    Filed: March 10, 2016
    Publication date: December 22, 2016
    Inventors: Myung-ho Kong, Jeong-hee Park, Taek-jung Kim, Han-young Kim, Keon-seok Seo, Jong-myeong Lee, Hee-sook Park
  • Patent number: 7956464
    Abstract: A sputtering target includes a tungsten (W)-nickel (Ni) alloy, wherein the nickel (Ni) is present in an amount of between about 0.01 weight % and about 1 weight %.
    Type: Grant
    Filed: October 5, 2009
    Date of Patent: June 7, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Taek-jung Kim, Hee-sook Park, Jong-min Back, Su-kyoung Kim, Yu-gyun Shin, Sun-ghil Lee
  • Publication number: 20100283154
    Abstract: A sputtering target includes a tungsten (W)-nickel (Ni) alloy, wherein the nickel (Ni) is present in an amount of between about 0.01 weight % and about 1 weight %.
    Type: Application
    Filed: October 5, 2009
    Publication date: November 11, 2010
    Inventors: Taek-jung Kim, Hee-sook Park, Jong-min Back, Su-Kyoung Kim, Yu-gyun Shin, Sun-ghil Lee
  • Patent number: 7745305
    Abstract: A method of removing a portion of an oxide layer includes forming first byproducts by reacting a reaction gas with the oxide layer, the reaction gas including fluorine and nitrogen, reacting the reaction gas with the first byproducts to form second byproducts, and removing the second byproducts.
    Type: Grant
    Filed: January 14, 2008
    Date of Patent: June 29, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Heon Lee, Kyu-Tae Na, Ju-Wan Kim, Taek-Jung Kim
  • Patent number: 7534686
    Abstract: Disclosed is a semiconductor fin construction useful in FinFET devices that incorporates an upper region and a lower region with wherein the upper region is formed with substantially vertical sidewalls and the lower region is formed with inclined sidewalls to produce a wider base portion. The disclosed semiconductor fin construction will also typically include a horizontal step region at the interface between the upper region and the lower region. Also disclosed are a series of methods of manufacturing semiconductor devices incorporating semiconductor fins having this dual construction and incorporating various combinations of insulating materials such as silicon dioxide and/or silicon nitride for forming shallow trench isolation (STI) structures between adjacent semiconductor fins.
    Type: Grant
    Filed: October 31, 2006
    Date of Patent: May 19, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok Hyung Lee, Byeong Chan Lee, In Soo Jung, Yong Hoon Son, Siyoung Choi, Taek Jung Kim
  • Patent number: 7521301
    Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region. Related fabrication methods also are described.
    Type: Grant
    Filed: September 11, 2006
    Date of Patent: April 21, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung
  • Publication number: 20080182383
    Abstract: A method of removing a portion of an oxide layer includes forming first byproducts by reacting a reaction gas with the oxide layer, the reaction gas including fluorine and nitrogen, reacting the reaction gas with the first byproducts to form second byproducts, and removing the second byproducts.
    Type: Application
    Filed: January 14, 2008
    Publication date: July 31, 2008
    Inventors: Seung-Heon Lee, Kyu-Tae Na, Ju-Wan Kim, Taek-Jung Kim
  • Publication number: 20070252191
    Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.
    Type: Application
    Filed: July 5, 2007
    Publication date: November 1, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Taek-Jung KIM, Min KIM
  • Patent number: 7256091
    Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.
    Type: Grant
    Filed: June 9, 2005
    Date of Patent: August 14, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Taek-Jung Kim, Min Kim
  • Publication number: 20070004107
    Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region.
    Type: Application
    Filed: September 11, 2006
    Publication date: January 4, 2007
    Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung
  • Patent number: 7141856
    Abstract: Disclosed is a semiconductor fin construction useful in FinFET devices that incorporates an upper region and a lower region with wherein the upper region is formed with substantially vertical sidewalls and the lower region is formed with inclined sidewalls to produce a wider base portion. The disclosed semiconductor fin construction will also typically include a horizontal step region at the interface between the upper region and the lower region. Also disclosed are a series of methods of manufacturing semiconductor devices incorporating semiconductor fins having this dual construction and incorporating various combinations of insulating materials such as silicon dioxide and/or silicon nitride for forming shallow trench isolation (STI) structures between adjacent semiconductor fins.
    Type: Grant
    Filed: February 17, 2004
    Date of Patent: November 28, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok Hyung Lee, Byeong Chan Lee, In Soo Jung, Yong Hoon Son, Siyoung Choi, Taek Jung Kim
  • Patent number: 7122871
    Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region. Related fabrication methods also are described.
    Type: Grant
    Filed: March 16, 2004
    Date of Patent: October 17, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung
  • Publication number: 20050287763
    Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.
    Type: Application
    Filed: June 9, 2005
    Publication date: December 29, 2005
    Inventors: Taek-Jung Kim, Min Kim
  • Publication number: 20040256683
    Abstract: Integrated circuit field effect transistors include an integrated circuit substrate and a fin that projects away from the integrated circuit substrate, extends along the integrated circuit substrate, and includes a top that is remote from the integrated circuit substrate. A channel region is provided in the fin that is doped a conductivity type and has a higher doping concentration of the conductivity type adjacent the top than remote from the top. A source region and a drain region are provided in the fin on opposite sides of the channel region, and an insulated gate electrode extends across the fin adjacent the channel region.
    Type: Application
    Filed: March 16, 2004
    Publication date: December 23, 2004
    Inventors: Deok-Hyung Lee, Byeong-Chan Lee, Si-Young Choi, Taek-Jung Kim, Yong-Hoon Son, In-Soo Jung