Patents by Inventor Taeryeong KIM

Taeryeong KIM has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250119131
    Abstract: A circuit configured to detect a threshold voltage includes a first delay circuit, a second delay circuit and a controller. The first delay circuit has a first sensitivity to threshold voltage of a transistor. The first delay circuit may be configured to generate a first output signal delayed with respect to the input signal by a first delay time that changes depending on the digital control code. The second delay circuit has a second sensitivity that is higher than the first sensitivity. The second delay circuit may be configured to generate a second output signal delayed with respect to the input signal by a second delay time. The controller may compare the first and second output signals and may generate a digital output code corresponding to the digital control code when the first delay time is equal to the second delay time to indicate the threshold voltage of the transistor.
    Type: Application
    Filed: April 4, 2024
    Publication date: April 10, 2025
    Applicants: SAMSUNG ELECTRONICS CO., LTD., UIF (University Industry Foundation), Yonsei University
    Inventors: Byongmo Moon, Seongook Jung, Hohyun Chae, Taeryeong Kim, Jeonghyeok You
  • Patent number: 12231528
    Abstract: An apparatus for correcting an error of a clock signal may include a phase adjuster that corrects an error of half-rate clock signals based on an error correction signal to output an error-corrected clock signal, a phase splitter that outputs quadrature clock signals from the error-corrected clock signal, an error detector that outputs an internal clock signal based on one of the quadrature clock signals, selects two quadrature clock signals among the quadrature clock signals based on a clock selection signal, and detects errors of the two quadrature clock signals based on an error check signal to output a correction request signal, and a controller that outputs a mode selection signal and the clock selection signal based on the internal clock signal and that outputs the error correction signal and the error check signal based on the mode selection signal, the clock selection signal, and the correction request signal.
    Type: Grant
    Filed: May 14, 2023
    Date of Patent: February 18, 2025
    Assignees: SAMSUNG ELECTRONICS CO., LTD., UIF (University Industry Foundation), Yonsei University
    Inventors: Byongmo Moon, Jeonghyeok You, Seongook Jung, Taeryeong Kim, Hohyun Chae
  • Publication number: 20240146498
    Abstract: An apparatus for correcting an error of a clock signal may include a phase adjuster that corrects an error of half-rate clock signals based on an error correction signal to output an error-corrected clock signal, a phase splitter that outputs quadrature clock signals from the error-corrected clock signal, an error detector that outputs an internal clock signal based on one of the quadrature clock signals, selects two quadrature clock signals among the quadrature clock signals based on a clock selection signal, and detects errors of the two quadrature clock signals based on an error check signal to output a correction request signal, and a controller that outputs a mode selection signal and the clock selection signal based on the internal clock signal and that outputs the error correction signal and the error check signal based on the mode selection signal, the clock selection signal, and the correction request signal.
    Type: Application
    Filed: May 14, 2023
    Publication date: May 2, 2024
    Applicants: Samsung Electronics Co., Ltd., UIF (University Industry Foundation), Yonsei University
    Inventors: BYONGMO MOON, Jeonghyeok YOU, Seongook JUNG, Taeryeong KIM, Hohyun Chae
  • Publication number: 20230361804
    Abstract: A transmitter circuit of an interface circuit includes a clock generating circuit, a pulse generating circuit, an overlapped multiplexing circuit, and an output circuit. The clock generating circuit generates a plurality of clocks having different phases. The pulse generating circuit generates a plurality of pulses based on the plurality of clocks. The overlapped multiplexing circuit receives a plurality of input signals in parallel, and sequentially outputs a plurality of overlapped signals based on the plurality of clocks, the plurality of input signals, and the plurality of pulses, and each overlapped signal includes bit values of two input signals among the plurality of input signals. The output circuit serially outputs bit values of the plurality of input signals in series based on the plurality of overlapped signal.
    Type: Application
    Filed: February 4, 2023
    Publication date: November 9, 2023
    Applicants: Samsung Electronics Co., Ltd., UIF (University Industry Foundation), Yonsei University
    Inventors: BYONGMO MOON, Taeryeong KIM, Seongook JUNG, Jeonghyeok YOU