Patents by Inventor Takashi Yoneoka

Takashi Yoneoka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5389558
    Abstract: In a semiconductor memory circuit device wherein each memory cell is constituted by a series circuit of a memory cell selecting MISFET and an information storing capacitor of a stacked structure, there are present in a first region as a memory cell array region a first MISFET having a gate electrode and source and drain regions; first and second capacity electrodes and a dielectric film extending onto a first insulating film on the gate electrode; a second insulating film positioned on the second capacity electrode; and a first wiring positioned on the second insulating film, while in a second region as a peripheral circuit region there are present a second MISFET having a gate electrode and source and drain regions; a first insulating film on the gate electrode; a third insulating film on the first insulating film; a second insulating film on the third insulating film; and a second wiring on the second insulating film.
    Type: Grant
    Filed: August 10, 1993
    Date of Patent: February 14, 1995
    Assignee: Hitachi, Ltd.
    Inventors: Naokatsu Suwanai, Hiroyuki Miyazawa, Atushi Ogishima, Masaki Nagao, Kyoichiro Asayama, Hiroyuki Uchiyama, Yoshiyuki Kaneko, Takashi Yoneoka, Kozo Watanabe, Kazuya Endo, Hiroki Soeda
  • Patent number: 5237187
    Abstract: In a semiconductor memory circuit device wherein each memory cell is constituted by a series circuit of a memory cell selecting MISFET and an information storing capacitor of a stacked structure, there are present in a first region, which is a memory cell array region, a first MISFET having a gate electrode and source and drain regions; first and second capacitor electrodes and a dielectric film extended over a first insulating film and over the gate electrode; a second insulating film disposed on the second capacitor electrode; a third insulating film interposed between the first insulating film and first capacitor electrode; and a first wiring positioned on the second insulating film.
    Type: Grant
    Filed: November 27, 1991
    Date of Patent: August 17, 1993
    Assignee: Hitachi, Ltd.
    Inventors: Naokatsu Suwanai, Hiroyuki Miyazawa, Atushi Ogishima, Masaki Nagao, Kyoichiro Asayama, Hiroyuki Uchiyama, Yoshiyuki Kaneko, Takashi Yoneoka, Kozo Watanabe, Kazuya Endo, Hiroki Soeda