Patents by Inventor Takeki Ninomiya

Takeki Ninomiya has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230247920
    Abstract: A memory device includes a memory cell comprising a bottom electrode, a top electrode, and a dielectric layer interposed between the bottom electrode and the top electrode. The bottom electrode has a first width W1. The top electrode has a top surface that has a second width W2 between two edges of the top surface. The memory cell has a first height H1 extending from a lower surface of the bottom electrode to the top surface of the top electrode. The memory device further includes a top contact wire coupled to the top electrode. The top contact wire has a top surface that has a third width W3, a second height H2 at a location between two adjacent memory cells, and a third height H3 extending between the top surface of the top contact wire and the insulating layer, where W1>W3>W2 and H2>H1>H3.
    Type: Application
    Filed: February 7, 2023
    Publication date: August 3, 2023
    Inventor: Takeki NINOMIYA
  • Patent number: 11626418
    Abstract: A three-dimensional memory device includes an alternating stacks of insulating layers and electrically conductive layers. Memory opening fill structures located in memory openings include a memory film and plural vertical semiconductor channels.
    Type: Grant
    Filed: December 11, 2020
    Date of Patent: April 11, 2023
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventor: Takeki Ninomiya
  • Patent number: 11508711
    Abstract: A memory die includes an alternating stack of insulating layers and electrically conductive layers, memory stack structures extending through the alternating stack, and each of the memory stack structures includes a respective vertical semiconductor channel and a respective memory film, drain regions located at a first end of a respective one of the vertical semiconductor channels, and a source layer having a first surface and a second surface. The first surface is located at a second end of each of the vertical semiconductor channels, and a semiconductor wafer is not located over the second surface of the source layer.
    Type: Grant
    Filed: December 2, 2020
    Date of Patent: November 22, 2022
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Takeki Ninomiya, Teruo Okina
  • Publication number: 20220189986
    Abstract: A three-dimensional memory device includes an alternating stacks of insulating layers and electrically conductive layers. Memory opening fill structures located in memory openings include a memory film and plural vertical semiconductor channels.
    Type: Application
    Filed: December 11, 2020
    Publication date: June 16, 2022
    Inventor: Takeki NINOMIYA
  • Publication number: 20210091063
    Abstract: A memory die includes an alternating stack of insulating layers and electrically conductive layers, memory stack structures extending through the alternating stack, and each of the memory stack structures includes a respective vertical semiconductor channel and a respective memory film, drain regions located at a first end of a respective one of the vertical semiconductor channels, and a source layer having a first surface and a second surface. The first surface is located at a second end of each of the vertical semiconductor channels, and a semiconductor wafer is not located over the second surface of the source layer.
    Type: Application
    Filed: December 2, 2020
    Publication date: March 25, 2021
    Inventors: Takeki NINOMIYA, Teruo OKINA
  • Patent number: 10115899
    Abstract: A method is provided that includes forming a word line above a substrate, the word line disposed in a first direction, forming a bit line above the substrate, the bit line disposed in a second direction perpendicular to the first direction, forming a nonvolatile memory material between the word line and the bit line by selectively forming a conductive oxide material layer adjacent the word line, and forming a semiconductor material layer adjacent the bit line, and forming a memory cell comprising the nonvolatile memory material at an intersection of the bit line and the word line.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: October 30, 2018
    Assignee: SanDisk Technologies LLC
    Inventors: Yusuke Yoshida, Tomohiro Uno, Tomoyuki Obu, Takeki Ninomiya, Toshihiro Iizuka
  • Patent number: 9829521
    Abstract: An estimation method for a variable resistance element including (i) a first electrode, (ii) a second electrode, and therebetween (iii) a variable resistance layer in which a local region is formed which has resistive status that reversibly changes according to an electric pulse applied between the first electrode and the second electrode, the estimation method including: obtaining, when changes are made to the resistive status of the local region, measurement values each indicating a resistance state after one of the changes; and determining, based on a distribution of the obtained measurement values, an estimated amount of a physical parameter regarding structural characteristics of the local region by a calculation.
    Type: Grant
    Filed: March 18, 2014
    Date of Patent: November 28, 2017
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Zhiqiang Wei, Takeki Ninomiya, Shunsaku Muraoka, Takeshi Takagi
  • Patent number: 9184381
    Abstract: A variable resistance nonvolatile storage element includes: a first electrode; a second electrode; and a variable resistance layer having a resistance value that reversibly changes based on an electrical signal applied between the electrodes, wherein the variable resistance layer has a structure formed by stacking a first transition metal oxide layer, a second transition metal oxide layer, and a third transition metal oxide layer in this order, the first transition metal oxide layer having a composition expressed as MOx (where M is a transition metal and O is oxygen), the second transition metal oxide layer having a composition expressed as MOy (where x>y), and the third transition metal oxide layer having a composition expressed as MOz (where y>z).
    Type: Grant
    Filed: October 6, 2011
    Date of Patent: November 10, 2015
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Takumi Mikawa, Yukio Hayakawa, Takeki Ninomiya, Yoshio Kawashima, Shinichi Yoneda
  • Patent number: 9142773
    Abstract: A variable resistance nonvolatile memory element includes: first and second electrode layers; a first variable resistance layer between the first and second electrode layers; and a second variable resistance layer between the second electrode layer and the first variable resistance layer and having a higher resistance value than the first variable resistance layer. When viewed in a direction perpendicular to the major surface of the second variable resistance layer, an outline of the second variable resistance layer is located inwardly of the outline of any one of the second electrode layer and the first variable resistance layer, and an outline of a face of the second variable resistance layer, the face being in contact with the first variable resistance layer is located inwardly of an outline of a face of the first variable resistance layer, the face being in contact with the second variable resistance layer.
    Type: Grant
    Filed: January 18, 2013
    Date of Patent: September 22, 2015
    Assignee: Panasonic Intellectual Property Management Co., Ltd
    Inventors: Takeki Ninomiya, Takeshi Takagi, Koji Katayama, Yoshio Kawashima
  • Patent number: 9087582
    Abstract: In a driving method of a non-volatile memory element, the polarity of a write voltage pulse applied to change a variable resistance layer from a high-resistance state to a low-resistance state is such that an input/output terminal which is more distant from the variable resistance element becomes a source terminal, and when a first write voltage pulse is applied to change the variable resistance layer in the high-resistance state to the low-resistance state, a first gate voltage is applied to a gate terminal, while when a second write voltage pulse which is greater in absolute value of voltage than the first write voltage pulse is applied to change the variable resistance layer in an excess-resistance state to the low-resistance state, a second gate voltage which is smaller in absolute value than the first gate voltage is applied to the gate terminal.
    Type: Grant
    Filed: April 29, 2014
    Date of Patent: July 21, 2015
    Assignee: PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO., LTD.
    Inventors: Takeki Ninomiya, Koji Katayama, Takeshi Takagi, Zhiqiang Wei
  • Patent number: 9000506
    Abstract: A nonvolatile memory element which inhibits deterioration of an oxygen concentration profile of a variable resistance layer due to a thermal budget and is able to stably operate at low voltages, and a method for manufacturing the nonvolatile memory element are provided. The nonvolatile memory element includes a first electrode layer formed above a substrate, a variable resistance layer disposed on the first electrode layer, and a second electrode layer disposed on the variable resistance layer, and the variable resistance layer has a two-layer structure in which an oxygen- and/or nitrogen-deficient tantalum oxynitride layer and a tantalum oxide layer are stacked.
    Type: Grant
    Filed: November 18, 2011
    Date of Patent: April 7, 2015
    Assignee: Panasonic Intellectual Property Management Co., Ltd.
    Inventors: Takeki Ninomiya, Takumi Mikawa, Yukio Hayakawa
  • Patent number: 8969168
    Abstract: Provided is a method for manufacturing a variable resistance element, the method including: forming a first electrode material layer above a substrate; forming a first tantalum oxide material layer; forming a second tantalum oxide material layer; forming a second electrode material layer; and annealing at least the first tantalum oxide material layer after forming the first tantalum oxide material layer and before forming the second electrode material layer, wherein an oxygen content percentage of one of the first tantalum oxide material layer and the second tantalum oxide material layer is higher than an oxygen content percentage of the other.
    Type: Grant
    Filed: January 30, 2012
    Date of Patent: March 3, 2015
    Assignee: Panasonic Intellectual Property Management Co., Ltd.
    Inventors: Takeki Ninomiya, Yukio Hayakawa, Takumi Mikawa, Takeshi Takagi
  • Patent number: 8889478
    Abstract: Provided is a method for manufacturing a variable resistance nonvolatile semiconductor memory element, and a nonvolatile semiconductor memory element which make it possible to operate at a low voltage and high speed when initial breakdown is caused, and exhibit favorable diode element characteristics. The method for manufacturing the nonvolatile semiconductor memory element includes, after forming a top electrode of a variable resistance element and at least before forming a top electrode of an MSM diode element, oxidizing to insulate a portion of a variable resistance film in a region around an end face of a variable resistance layer.
    Type: Grant
    Filed: November 18, 2011
    Date of Patent: November 18, 2014
    Assignee: Panasonic Corporation
    Inventors: Takumi Mikawa, Yukio Hayakawa, Yoshio Kawashima, Takeki Ninomiya
  • Publication number: 20140321197
    Abstract: In a driving method of a non-volatile memory element, the polarity of a write voltage pulse applied to change a variable resistance layer from a high-resistance state to a low-resistance state is such that an input/output terminal which is more distant from the variable resistance element becomes a source terminal, and when a first write voltage pulse is applied to change the variable resistance layer in the high-resistance state to the low-resistance state, a first gate voltage is applied to a gate terminal, while when a second write voltage pulse which is greater in absolute value of voltage than the first write voltage pulse is applied to change the variable resistance layer in an excess-resistance state to the low-resistance state, a second gate voltage which is smaller in absolute value than the first gate voltage is applied to the gate terminal.
    Type: Application
    Filed: April 29, 2014
    Publication date: October 30, 2014
    Inventors: Takeki NINOMIYA, Koji KATAYAMA, Takeshi TAKAGI, Zhiqiang WEI
  • Patent number: 8861257
    Abstract: A nonvolatile memory element includes a variable resistance layer located between a lower electrode and an upper electrode and having a resistance value that reversibly changes based on electrical signals applied between these electrodes. The variable resistance layer includes at least two layers: a first variable resistance layer including a first transition metal oxide; and a second variable resistance layer including a second transition metal oxide and a transition metal compound. The second transition metal oxide has an oxygen content atomic percentage lower than an oxygen content atomic percentage of the first transition metal oxide, the transition metal compound contains either oxygen and nitrogen or oxygen and fluorine, and the second transition metal oxide and the transition metal compound are in contact with the first variable resistance layer.
    Type: Grant
    Filed: November 24, 2011
    Date of Patent: October 14, 2014
    Assignee: Panasonic Corporation
    Inventors: Yukio Hayakawa, Takumi Mikawa, Takeki Ninomiya
  • Patent number: 8854864
    Abstract: A nonvolatile memory element includes: a first electrode; a second electrode; and a variable resistance layer comprising a metal oxide positioned between the first electrode and the second electrode. The variable resistance layer includes: a first oxide layer having a resistivity ?x, on the first electrode; a second oxide layer having a resistivity ?y (?x<?y), on the first oxide layer; a third oxide layer having a resistivity ?z (?y<?z), on the second oxide layer; and a localized region that is positioned in the third oxide layer and the second oxide layer to be in contact with the second electrode and not to be in contact with the first oxide layer, and is, in resistivity, lower than the third oxide layer and different from the second oxide layer.
    Type: Grant
    Filed: November 8, 2012
    Date of Patent: October 7, 2014
    Assignee: Panasonic Corporation
    Inventors: Zhiqiang Wei, Takeki Ninomiya, Takeshi Takagi
  • Publication number: 20140278160
    Abstract: An estimation method for a variable resistance element including (i) a first electrode, (ii) a second electrode, and therebetween (iii) a variable resistance layer in which a local region is formed which has resistive status that reversibly changes according to an electric pulse applied between the first electrode and the second electrode, the estimation method including: obtaining, when changes are made to the resistive status of the local region, measurement values each indicating a resistance state after one of the changes; and determining, based on a distribution of the obtained measurement values, an estimated amount of a physical parameter regarding structural characteristics of the local region by a calculation.
    Type: Application
    Filed: March 18, 2014
    Publication date: September 18, 2014
    Applicant: Panasonic Corporation
    Inventors: Zhiqiang WEI, Takeki NINOMIYA, Shunsaku MURAOKA, Takeshi TAKAGI
  • Patent number: 8822972
    Abstract: A non-volatile memory element including a first electrode; a second electrode; and a variable resistance layer. The variable resistance layer including, when a first metal is M and a second metal is N: a third metal oxide layer NOz; a second metal oxide layer NOy; and a first metal oxide layer MOx such that the third, second and first metal oxide layers are stacked in this order; wherein when an oxygen content atomic percentage of an oxide of the first metal M in a stoichiometric state is A, an oxygen content atomic percentage of an oxide of the second metal N in a stoichiometric state is B, an oxygen content atomic percentage of MOx is C, an oxygen content atomic percentage of NOy is D, and an oxygen content atomic percentage of NOz is E, (D/B)<(C/A), (E/B)<(C/A) and y<z are satisfied.
    Type: Grant
    Filed: September 26, 2013
    Date of Patent: September 2, 2014
    Assignee: Panasonic Corporation
    Inventors: Ryutaro Yasuhara, Takeki Ninomiya, Takeshi Takagi
  • Publication number: 20140203234
    Abstract: A variable resistance nonvolatile memory element includes: first and second electrode layers; a first variable resistance layer between the first and second electrode layers; and a second variable resistance layer between the second electrode layer and the first variable resistance layer and having a higher resistance value than the first variable resistance layer. When viewed in a direction perpendicular to the major surface of the second variable resistance layer, an outline of the second variable resistance layer is located inwardly of the outline of any one of the second electrode layer and the first variable resistance layer, and an outline of a face of the second variable resistance layer, the face being in contact with the first variable resistance layer is located inwardly of an outline of a face of the first variable resistance layer, the face being in contact with the second variable resistance layer.
    Type: Application
    Filed: January 18, 2013
    Publication date: July 24, 2014
    Applicant: Panasonic Corporation
    Inventors: Takeki Ninomiya, Takeshi Takagi, Koji Katayama, Yoshio Kawashima
  • Patent number: 8759190
    Abstract: A current steering element (100) formed such that the current steering element covers a lower opening (105) of a via hole (104) formed in an interlayer insulating layer (102), comprises: a corrosion-suppressing layer (106) formed on a lower side of a lower opening of the via hole such that the corrosion-suppressing layer covers an entire portion of the lower opening; a second electrode layer (108) formed under the corrosion-suppressing layer and comprising a material different from a material of the corrosion-suppressing layer; a current steering layer (110) formed under the second electrode layer such that the current steering layer is physically in contact with the second electrode layer; and a first electrode layer (112) formed under the current steering layer such that the first electrode layer is physically in contact with the current steering layer; and the first electrode layer, the current steering layer and the second electrode layer constitute one of a MSM diode and a MIM diode.
    Type: Grant
    Filed: September 16, 2011
    Date of Patent: June 24, 2014
    Assignee: Panasonic Corporation
    Inventors: Ryoko Miyanaga, Takumi Mikawa, Yukio Hayakawa, Takeki Ninomiya, Koji Arita