Patents by Inventor Takeshi Agari

Takeshi Agari has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8593859
    Abstract: When an operational mode is shifted to a standby mode, a first transistor is brought into a conduction state by a control signal, and a word line is thereby clamped to a ground voltage. Further, a second transistor is brought into a non-conduction state, and supply of an internal power supply voltage to a word line driver is shut off. Subsequently, the supply of the internal power supply voltage is halted for saving electrical power. When the operational mode returns to a normal mode, the supply of the internal power supply voltage is started, and subsequently, the first transistor is brought into the non-conduction state by the control signal, and the second transistor is thereby brought into the conduction state.
    Type: Grant
    Filed: January 18, 2011
    Date of Patent: November 26, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Takeshi Agari, Hirotoshi Sato, Kiyoyasu Akai, Minoru Senda, Hiroaki Nakai
  • Publication number: 20110116321
    Abstract: When an operational mode is shifted to a standby mode, a first transistor is brought into a conduction state by a control signal, and a word line is thereby clamped to a ground voltage. Further, a second transistor is brought into a non-conduction state, and supply of an internal power supply voltage to a word line driver is shut off. Subsequently, the supply of the internal power supply voltage is halted for saving electrical power. When the operational mode returns to a normal mode, the supply of the internal power supply voltage is started, and subsequently, the first transistor is brought into the non-conduction state by the control signal, and the second transistor is thereby brought into the conduction state.
    Type: Application
    Filed: January 18, 2011
    Publication date: May 19, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Takeshi AGARI, Hirotoshi Sato, Kiyoyasu Akai, Minoru Senda, Hiroaki Nakai
  • Patent number: 7894292
    Abstract: When an operational mode is shifted to a standby mode, a first transistor is brought into a conduction state by a control signal, and a word line is thereby clamped to a ground voltage. Further, a second transistor is brought into a non-conduction state, and supply of an internal power supply voltage to a word line driver is shut off. Subsequently, the supply of the internal power supply voltage is halted for saving electrical power. When the operational mode returns to a normal mode, the supply of the internal power supply voltage is started, and subsequently, the first transistor is brought into the non-conduction state by the control signal, and the second transistor is thereby brought into the conduction state.
    Type: Grant
    Filed: January 27, 2009
    Date of Patent: February 22, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Takeshi Agari, Hirotoshi Sato, Kiyoyasu Akai, Minoru Senda, Hiroaki Nakai
  • Publication number: 20090196115
    Abstract: When an operational mode is shifted to a standby mode, a first transistor is brought into a conduction state by a control signal, and a word line is thereby clamped to a ground voltage. Further, a second transistor is brought into a non-conduction state, and supply of an internal power supply voltage to a word line driver is shut off. Subsequently, the supply of the internal power supply voltage is halted for saving electrical power. When the operational mode returns to a normal mode, the supply of the internal power supply voltage is started, and subsequently, the first transistor is brought into the non-conduction state by the control signal, and the second transistor is thereby brought into the conduction state.
    Type: Application
    Filed: January 27, 2009
    Publication date: August 6, 2009
    Inventors: Takeshi Agari, Hirotoshi Sato, Kiyoyasu Akai, Minoru Senda, Hiroaki Nakai
  • Patent number: 6725325
    Abstract: A semiconductor memory device having a double data rate (DDR) mode includes a first comparison logic circuit comparing the lower bits of a specified memory address for a reading operation with the lower bits of a specified memory address for a preceding writing operation, a second comparison logic circuit detecting if bits other than the lower bits match, and a third comparison logic circuit detecting that, when a match is obtained from the second comparison logic circuit, the lower bits of the specified memory address or a secondary memory address such as a burst address for the reading operation match the lower bits of the specified memory address or secondary memory address for the preceding writing operation. The device may have a late write function and a register may be provided to latch single data rate (SDR)/DDR mode information.
    Type: Grant
    Filed: December 7, 2001
    Date of Patent: April 20, 2004
    Assignee: Renesas Technology Corp.
    Inventors: Masahiko Nishiyama, Kinya Mitsumoto, Takeshi Agari
  • Publication number: 20020071332
    Abstract: A semiconductor memory device having a DDR mode includes a first comparison logic circuit comparing the lower bits of a specified memory address for reading operation with the lower bits of a specified memory address for the preceding writing operation, a second comparison logic circuit detecting if the other bits than the lower bits of the specified memory address for reading operation respectively match the other bits than the lower bits of the specified memory address for the preceding writing operation, and a third comparison logic circuit detecting that, when matching can be obtained in the comparison result from the second comparison logic circuit, the lower bits of the specified memory address or secondary memory address for the reading operation match the lower bits of the specified memory address or secondary memory address for the preceding writing operation, on the comparison result from the first comparison logic circuit.
    Type: Application
    Filed: December 7, 2001
    Publication date: June 13, 2002
    Inventors: Masahiko Nishiyama, Kinya Mitsumoto, Takeshi Agari