Patents by Inventor Taqi Nasser Buti
Taqi Nasser Buti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20040178825Abstract: According to one form of the invention, an apparatus includes first timing circuitry, at least one stage of logic circuitry and second timing circuitry. The first timing circuitry has a first data input and a latch with a latch data input coupled to the first data input and a latch data output coupled to an input of the least one stage of logic circuitry. The second timing circuitry has a latch and an edge detector with respective latch and edge detector data inputs coupled to a data output of the at least one stage of logic circuitry. The edge detector has an output coupled to a control input of the second timing circuitry latch for triggering capture of an output data signal on the data output of the at least one stage of logic circuitry responsive to detecting a signal transition.Type: ApplicationFiled: March 13, 2003Publication date: September 16, 2004Applicant: International Business Machines CorporationInventors: Matthew J. Amatangelo, Taqi Nasser Buti, Christopher M. Durham, Peter Juergen Klim
-
Patent number: 6791363Abstract: According to one form of the invention, an apparatus includes first timing circuitry, at least one stage of logic circuitry and second timing circuitry. The first timing circuitry has a first data input and a latch with a latch data input coupled to the first data input and a latch data output coupled to an input of the least one stage of logic circuitry. The second timing circuitry has a latch and an edge detector with respective latch and edge detector data inputs coupled to a data output of the at least one stage of logic circuitry. The edge detector has an output coupled to a control input of the second timing circuitry latch for triggering capture of an output data signal on the data output of the at least one stage of logic circuitry responsive to detecting a signal transition.Type: GrantFiled: March 13, 2003Date of Patent: September 14, 2004Assignee: International Business Machines CorporationInventors: Matthew J. Amatangelo, Taqi Nasser Buti, Christopher M. Durham, Peter Juergen Klim
-
Patent number: 6480931Abstract: A non-conventional CAM (content addressable memory) and register mapper organization and circuit implementation is provided which allows simultaneous execution of a large number of CAM searches. All compare circuits are placed outside of the CAM in separate match arrays where the actual comparisons occur. The CAM cell contains only latches to hold the CAM stored bit of data and a multi-port MUX to update the CAM content. The CAM bits are driven to the match arrays for match generation. The structure of the CAM and search engine facilitates implementation of the register mapper as a group of custom arrays. Each array is dedicated to execute a specific function. All of the arrays are aligned and each row of an array is devoted to one register to keep current state, shadow state and controls for that register. In an exemplary embodiment, eight custom arrays are used to execute various functions of the register mapper.Type: GrantFiled: November 5, 1999Date of Patent: November 12, 2002Assignee: International Business Machines CorporationInventors: Taqi Nasser Buti, Peter Juergen Klim, Hung Qui Le, Robert Greg McDonald
-
Patent number: 6421758Abstract: The method and system provided may be utilized to efficiently perform register mapping in a superscalar processor, wherein a content addressable memory array stores mapping data which indicates the relationship between logical registers and physical registers and wherein compare circuitry compares the mapping data with a logical register identifier to provide the related physical register. The content addressable memory is updated with new mapping data while concurrently driving the new mapping data along a bus to compare circuitry. The new mapping data is compared with a logical register identifier in the compare circuitry, such that for instruction dispatch cycles which require updating and reading the content addressable memory, the new mapping data is dynamically written through to the compare circuitry during the update of the content addressable memory.Type: GrantFiled: July 26, 1999Date of Patent: July 16, 2002Assignee: International Business Machines CorporationInventor: Taqi Nasser Buti
-
Patent number: 5962895Abstract: SOI Transistor Having a Self-aligned Body Contact An SOI transistor has a self-aligned body contact formed through an extension to the gate, thereby forming the body contact with minimal increase in area and also avoiding the need to tie the source to the body, as in prior art schemes that passed the body contact through the source. The body contact aperture is formed by raising the source and drain to define an initial aperture, depositing a conformal layer that is etched to create aperture-defining sidewalls and etching the contact aperture using these sidewalls to define sidewall support members that support insulating sidewalls to isolate the collection electrode from both the gate and from the source and drain.Type: GrantFiled: November 10, 1994Date of Patent: October 5, 1999Assignee: International Business Machines CorporationInventors: Klaus Dietrich Beyer, Taqi Nasser Buti, Chang-Ming Hsieh, Louis Lu-Chen Hsu
-
Patent number: 5872733Abstract: An apparatus for controlling the ramp-up rate of a charge pump having an output providing an output voltage and an output current. In one embodiment, the apparatus comprises a current bleeder circuit having an input, an output adapted for connection to ground potential and at least one transistor having a gate, source, drain and body and defining at least one current path between the source and drain to form a current path between the input and output. The body is adapted for connection to the charge pump output. The apparatus further comprises a control circuit having an input adapted for connection to the charge pump output and an output connected to the bleeder circuit input. The control circuit provides a voltage potential to the input of the current bleeder circuit to control the gate-to-source voltage of the current bleeder circuit transistor.Type: GrantFiled: October 21, 1996Date of Patent: February 16, 1999Assignee: International Business Machines CorporationInventors: Taqi Nasser Buti, Louis Lu-Chen Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary Joseph Saccamango, Hyun Jong Shin
-
Patent number: 5736891Abstract: A discharge circuit for a semiconductor memory includes a first node, a second node for receiving a control signal having first and second states, and a circuit connected between the first node and ground potential and to the second node. The circuit couples the first node to ground potential when the control signal has the first state and substantially isolates the first node from ground potential when the control signal has the second state. The circuit includes a first subcircuit for defining a current path between the first node and ground potential. The first subcircuit includes a plurality of transistors connected in series, each of which having a gate, source and drain. The circuit further includes a second subcircuit for effecting predetermined gate-to-source, and drain-to-source voltages of the transistors of the first subcircuit when the control signal has the second state.Type: GrantFiled: January 11, 1996Date of Patent: April 7, 1998Assignee: International Business Machines CorporationInventors: Taqi Nasser Buti, Louis Lu-Chen Hsu, Jente B. Kuang, Somnuk Ratanaphanyarat, Mary J. Saccamango, Hyun Jong Shin
-
Patent number: 5729039Abstract: An SOI transistor has a self-aligned body contact formed through an extension to the gate, thereby forming the body contact with minimal increase in area and also avoiding the need to tie the source to the body, as in prior art schemes that passed the body contact through the source. The body contact aperture is formed by raising the source and drain to define an initial aperture, depositing a conformal layer that is etched to create aperture-defining sidewalls and etching the contact aperture using these sidewalls to define sidewall support members that support insulating sidewalls to isolate the collection electrode from both the gate and from the source and drain.Type: GrantFiled: May 3, 1996Date of Patent: March 17, 1998Assignee: International Business Machines CorporationInventors: Klaus Dietrich Beyer, Taqi Nasser Buti, Chang-Ming Hsieh, Louis Lu-Chen Hsu
-
Patent number: 5666320Abstract: An improved storage system for use with computers. The system includes a memory array bifurcated into a first and second array segment and a differential sense amplifier configured for selective operation in a first mode establishing one array segment as a reference load and the other array segment as a dynamic load, and a second mode establishing the other array segment as a reference load and the one array segment as a dynamic load. The amplifier senses changes in a parameter in the dynamic load with respect to the reference load.Type: GrantFiled: December 20, 1995Date of Patent: September 9, 1997Assignee: International Business Machines CorporationInventors: Robert Chi-Foon Wong, Taqi Nasser Buti, Seiki Ogura
-
Patent number: 5661684Abstract: An improved differential sense amplifier for sensing differences in a parameter at a first locus coupled with a first signal source and a second locus coupled with a second signal source. The sensing is effected by a first sensing element coupled with the first locus and a second sensing element coupled with the second locus. The improvement comprises the first sensing element and the second sensing element having differing sensitivities. In the preferred embodiment of the invention, the sensing elements are field effect transistors, and the sensitivity is established by a threshold voltage characteristic. Preferably, the first signal source provides a dynamic signal to be measured and the second signal source provides a reference signal against which the dynamic signal's changes are compared.Type: GrantFiled: December 22, 1995Date of Patent: August 26, 1997Assignee: International Business Machines CorporationInventors: Robert Chi-Foon Wong, Taqi Nasser Buti, Seiki Ogura