Patents by Inventor Tatsurou Tezuka

Tatsurou Tezuka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080305628
    Abstract: An underlying interconnect including a first barrier metal layer, an interconnect metal layer and a second barrier metal layer is formed on a semiconductor substrate, and an interlayer dielectric is formed thereon. Etching is performed with a photoresist defining an opening for a first via, and an opening for a second via having a larger bottom area than the first via opening, so as to form a first via hole and a second via hole in the interlayer dielectric. Since the second via hole has a larger diameter than the second via hole, the second via hole is opened up prior to the second via hole, and the underlying interconnect is exposed first at the bottom of the second via hole.
    Type: Application
    Filed: July 16, 2008
    Publication date: December 11, 2008
    Applicant: NEC ELCTRONICS CORPORATION
    Inventors: Toshiya Hayashi, Tatsurou Tezuka
  • Patent number: 7417319
    Abstract: An underlying interconnect including a first barrier metal layer, an interconnect metal layer and a second barrier metal layer is formed on a semiconductor substrate, and an interlayer dielectric is formed thereon. Etching is performed with a photoresist defining an opening for a first via, and an opening for a second via having a larger bottom area than the first via opening, so as to form a first via hole and a second via hole in the interlayer dielectric. Since the second via hole has a larger diameter than the second via hole, the second via hole is opened up prior to the second via hole, and the underlying interconnect is exposed first at the bottom of the second via hole.
    Type: Grant
    Filed: May 25, 2005
    Date of Patent: August 26, 2008
    Assignee: NEC Electronics Corporation
    Inventors: Toshiya Hayashi, Tatsurou Tezuka
  • Publication number: 20050266677
    Abstract: An underlying interconnect including a first barrier metal layer, an interconnect metal layer and a second barrier metal layer is formed on a semiconductor substrate, and an interlayer dielectric is formed thereon. Etching is performed with a photoresist defining an opening for a first via, and an opening for a second via having a larger bottom area than the first via opening, so as to form a first via hole and a second via hole in the interlayer dielectric. Since the second via hole has a larger diameter than the second via hole, the second via hole is opened up prior to the second via hole, and the underlying interconnect is exposed first at the bottom of the second via hole.
    Type: Application
    Filed: May 25, 2005
    Publication date: December 1, 2005
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: Toshiya Hayashi, Tatsurou Tezuka
  • Patent number: 5999247
    Abstract: An exposure system and method that can optimize the exposure of an optical resist film independent of the chemical reaction of the resist film due to optical exposure. The optimum exposure time is measured using a first optical resist film and a first semiconductor wafer, and the data thus obtained is stored in a memory. Then, a second optical resist film on a second semiconductor wafer is exposed to the same exposing light, and the intensity of the reflected light for the second resist film and the second wafer at the start of exposing is measured. The stored data of the optimum exposure time for the first resist film and the first wafer is read out, and is used as the optimum exposure time for the second resist film and the second wafer.
    Type: Grant
    Filed: July 26, 1996
    Date of Patent: December 7, 1999
    Assignee: NEC Corporation
    Inventor: Tatsurou Tezuka