Patents by Inventor Tatsuya Sakae

Tatsuya Sakae has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11251800
    Abstract: A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit.
    Type: Grant
    Filed: November 13, 2020
    Date of Patent: February 15, 2022
    Assignee: SOCIONEXT INC.
    Inventors: Hideki Kano, Tatsuya Sakae
  • Publication number: 20210067165
    Abstract: A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit.
    Type: Application
    Filed: November 13, 2020
    Publication date: March 4, 2021
    Inventors: Hideki Kano, Tatsuya Sakae
  • Patent number: 10868552
    Abstract: A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit.
    Type: Grant
    Filed: September 10, 2018
    Date of Patent: December 15, 2020
    Assignee: SOCIONEXT INC.
    Inventors: Hideki Kano, Tatsuya Sakae
  • Publication number: 20190007056
    Abstract: A frequency divider circuit includes: a first frequency dividing circuit configured to divide a first clock signal to generate a first frequency-divided clock signal; a second frequency dividing circuit configured to divide a second clock signal having the same frequency as the first clock signal and having a first phase difference with respect to the first clock signal to generate a second frequency-divided clock signal; a detection circuit configured to detect a phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal; and a selection circuit configured to select and output one of the second frequency-divided clock signal and an inverted signal of the second frequency-divided clock signal which are generated by the second frequency dividing circuit, based on the phase relationship between the first frequency-divided clock signal and the second frequency-divided clock signal detected by the detection circuit
    Type: Application
    Filed: September 10, 2018
    Publication date: January 3, 2019
    Inventors: Hideki KANO, Tatsuya SAKAE
  • Patent number: 8760211
    Abstract: A level converter includes a level conversion circuit, which is provided between a reference power supply line having a reference voltage level and a first power supply line coupled to a first power supply outputting a first voltage level, which inputs a first signal and outputs a second signal, the first signal having a first logic level and a second logic level, the second signal having a first logic level and a second logic level; a control signal generating circuit to output a control signal having the reference voltage level when a second power supply outputting the second voltage level is turned off and the first voltage level when the second power supply is turned on; and a coupling circuit to control an electrically connection between the first power supply line and an output node of the level conversion circuit based on the control signal.
    Type: Grant
    Filed: September 20, 2012
    Date of Patent: June 24, 2014
    Assignee: Fujitsu Limited
    Inventors: Tatsuya Sakae, Yasutaka Kanayama, Noriyuki Tokuhiro
  • Patent number: 4695967
    Abstract: A high speed memory access circuit of a CRT display unit generates address signals from a memory cycle controller (20) based on an external write signal provided from the exterior and supplies the address signals to a frame memory (8) structured by dynamic random access memories (81 to 86). The frame memory (8) reads out, based on the address signals, first and second data in parallel, each data being divided into odd number region data and even number regon data. The odd number region data and even number region data of the first data are provided in series through shift registers (313, 323), respectively and the odd number region data and even number region data of the second data are provided in series through shift registers (314, 324), respectively.
    Type: Grant
    Filed: March 5, 1985
    Date of Patent: September 22, 1987
    Assignee: Daikin Industries, Ltd.
    Inventors: Masahiro Kodama, Tatsuya Sakae, Yoshio Urano