Patents by Inventor Tatsuya Tetsukawa

Tatsuya Tetsukawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10074187
    Abstract: An image recognition system for detecting and tracking at least an image portion associated with a predefined object from a moving picture is configured to be able to perform: an object detection processing step of detecting the object; a tracking point specification processing step of specifying a predetermined point as a tracking point; a tracking target recognition processing step of recognizing an actual tracking target based on the tracking point; a tracking processing step of tracking the tracking target; and a determination processing step of determining the type of the tracking target's behavior. The tracking point specification processing step and the determination processing step are implemented by software, while the object detection processing step, the tracking target recognition processing step, and the tracking processing step are implemented by hardware.
    Type: Grant
    Filed: August 25, 2016
    Date of Patent: September 11, 2018
    Assignee: SOCIONEXT INC.
    Inventors: Yukihiro Sasagawa, Tatsuya Tetsukawa, Michael Bi Mi, Chua Tien Ping, Ryuta Nakanishi, Naoki Nojiri
  • Publication number: 20160364882
    Abstract: An image recognition system for detecting and tracking at least an image portion associated with a predefined object from a moving picture is configured to be able to perform: an object detection processing step of detecting the object; a tracking point specification processing step of specifying a predetermined point as a tracking point; a tracking target recognition processing step of recognizing an actual tracking target based on the tracking point; a tracking processing step of tracking the tracking target; and a determination processing step of determining the type of the tracking target's behavior. The tracking point specification processing step and the determination processing step are implemented by software, while the object detection processing step, the tracking target recognition processing step, and the tracking processing step are implemented by hardware.
    Type: Application
    Filed: August 25, 2016
    Publication date: December 15, 2016
    Inventors: Yukihiro SASAGAWA, Tatsuya TETSUKAWA, Michael Bi MI, Chua Tien PING, Ryuta NAKANISHI, Naoki NOJIRI
  • Publication number: 20100182043
    Abstract: A reconfigurable device includes a first control unit (102) for outputting configuration data and accompanying information, a first storing unit (103) for receiving and storing the accompanying information, and a reconfigurable core (104) for receiving the configuration data and reconfiguring a circuit, wherein information in the first storing unit (103) is read by an external device such as a central processing unit (CPU), and thereby, information about a circuit configured in the reconfigurable core (104) is obtained.
    Type: Application
    Filed: September 1, 2008
    Publication date: July 22, 2010
    Inventors: Tatsuya Tetsukawa, Kazuhiro Okabayashi
  • Patent number: 7551001
    Abstract: A plurality of logic element groups LEG11 to LEG33 respectively include at least one logic element as a component of a reconfigurable semiconductor integrated circuit. Between any logic element groups engaging in data transmission/reception, e.g., LEG11 and LEG12, clock out terminal and clock in terminal are connected via a line while data out terminal and data in terminal are connected via a delay element 101. The logic element groups LEG11 to LEG33 are therefore independent of one another in terms of timing design. Thus, if redesign is necessary for a semiconductor integrated circuit completed with a plurality of logic element groups, only a new circuit may be designed and connected to an existing circuit, or an unnecessary logic element group may just be removed, to complete a new semiconductor integrated circuit.
    Type: Grant
    Filed: October 2, 2006
    Date of Patent: June 23, 2009
    Assignee: Panasonic Corporation
    Inventors: Tatsuya Tetsukawa, Minoru Okamoto, Shinichi Marui
  • Publication number: 20080061834
    Abstract: A plurality of logic element groups LEG11 to LEG33 respectively include at least one logic element as a component of a reconfigurable semiconductor integrated circuit. Between any logic element groups engaging in data transmission/reception, e.g., LEG11 and LEG12, clock out terminal and clock in terminal are connected via a line while data out terminal and data in terminal are connected via a delay element 101. The logic element groups LEG11 to LEG33 are therefore independent of one another in terms of timing design. Thus, if redesign is necessary for a semiconductor integrated circuit completed with a plurality of logic element groups, only a new circuit may be designed and connected to an existing circuit, or an unnecessary logic element group may just be removed, to complete a new semiconductor integrated circuit.
    Type: Application
    Filed: October 2, 2006
    Publication date: March 13, 2008
    Inventors: Tatsuya Tetsukawa, Minoru Okamoto, Shinichi Marui