Patents by Inventor Tayseer Mahdi

Tayseer Mahdi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113039
    Abstract: Methods, device structures, and wafer treatment chemistries related to backside wafer treatments to reduce distortions and overlay errors due to wafer deformation during wafer chucking are described. A backside layer is applied to the wafer prior to chucking. The chemistry of the backside layer lowers the surface free energy of the wafer during chucking to eliminate or mitigate wafer deformation during wafer processing.
    Type: Application
    Filed: September 30, 2022
    Publication date: April 4, 2024
    Applicant: Intel Corporation
    Inventors: Tayseer Mahdi, Grant Kloster, Florian Gstrein
  • Patent number: 11398428
    Abstract: Multifunctional molecules for selective polymer formation on conductive surfaces, and the resulting structures, are described. In an example, an integrated circuit structure includes a lower metallization layer including alternating metal lines and dielectric lines above the substrate. A molecular brush layer is on the metal lines of the lower metallization layer, the molecular brush layer including multifunctional molecules. A triblock copolymer layer is above the lower metallization layer. The triblock copolymer layer includes a first segregated block component over the dielectric lines of the lower metallization layer, and alternating second and third segregated block components on the molecular brush layer on the metal lines of the lower metallization layer, where the third segregated block component is photosensitive.
    Type: Grant
    Filed: March 26, 2018
    Date of Patent: July 26, 2022
    Assignee: Intel Corporation
    Inventors: Eungnak Han, Tayseer Mahdi, Rami Hourani, Gurpreet Singh, Florian Gstrein
  • Publication number: 20220199462
    Abstract: Methods for forming via openings by using a lamellar triblock copolymer, a polymer nanocomposite, and a mixed epitaxy approach are disclosed. An example method includes forming a guiding pattern (e.g., a topographical guiding pattern, chemical guiding pattern, or mixed guiding pattern) on a surface of a layer of an IC device, forming lamellar structures based on the guiding pattern by using the lamellar triblock copolymer or forming cylindrical structures based on the guiding pattern by using the polymer nanocomposite, and forming via openings by removing a lamella from each of at least some of the lamellar structures or removing a nanoparticle from each of at least some of the cylindrical structures.
    Type: Application
    Filed: October 27, 2021
    Publication date: June 23, 2022
    Applicant: Intel Corporation
    Inventors: Gurpreet Singh, Florian Gstrein, Eungnak Han, Marie Krysak, Tayseer Mahdi, Xuanxuan Chen, Brandon Jay Holybee
  • Publication number: 20220199540
    Abstract: Disclosed herein are guided vias in microelectronic structures. For example, a microelectronic structure may include a metallization layer including a conductive via in contact with a conductive line, wherein a center of a top surface of the conductive via is laterally offset from a center of a bottom surface of the conductive via.
    Type: Application
    Filed: December 17, 2020
    Publication date: June 23, 2022
    Applicant: Intel Corporation
    Inventors: Gurpreet Singh, Eungnak Han, Xuanxuan Chen, Tayseer Mahdi, Marie Krysak, Brandon Jay Holybee, Florian Gstrein
  • Patent number: 11217455
    Abstract: Carbon-based dielectric materials for semiconductor structure fabrication, and the resulting structures, are described. In an example, method of patterning a layer for a semiconductor structure includes forming a plurality of trenches in a dielectric layer above a semiconductor layer above a substrate to form a patterned dielectric layer. The method also includes filling the plurality of trenches with an adamantane-based carbon hardmask material. The method also includes removing the patterned dielectric layer selective to the adamantane-based carbon hardmask material. The method also includes using the adamantane-based carbon hardmask material to pattern the semiconductor layer.
    Type: Grant
    Filed: March 28, 2018
    Date of Patent: January 4, 2022
    Assignee: Intel Corporation
    Inventors: James M. Blackwell, Tayseer Mahdi
  • Publication number: 20210371566
    Abstract: A chemical composition includes a polymer chain having a surface anchoring group at a terminus of the polymer chain. The surface anchoring group is metal or dielectric selective and the polymer chain further includes at least one of a photo-acid generator, quencher, or a catalyst. In some embodiments, the surface anchoring group is metal selective or dielectric selective. In some embodiments, the polymer chain includes side polymer chains where the side polymer chains include polymers of photo-acid generators, quencher, or catalyst.
    Type: Application
    Filed: May 6, 2021
    Publication date: December 2, 2021
    Applicant: Intel Corporation
    Inventors: Eungnak Han, Gurpreet Singh, Tayseer Mahdi, Florian Gstrein, Lauren Doyle, Marie Krysak, James Blackwell, Robert Bristol
  • Publication number: 20210375745
    Abstract: Disclosed herein are structures and techniques utilizing directed self-assembly for microelectronic device fabrication. For example, a microelectronic structure may include a patterned region including a first conductive line and a second conductive line, wherein the second conductive line is adjacent to the first conductive line; and an unordered region having an unordered lamellar pattern, wherein the unordered region is coplanar with the patterned region.
    Type: Application
    Filed: September 25, 2020
    Publication date: December 2, 2021
    Inventors: James Munro Blackwell, Robert L. Bristol, Xuanxuan Chen, Lauren Elizabeth Doyle, Florian Gstrein, Eungnak Han, Brandon Jay Holybee, Marie Krysak, Tayseer Mahdi, Richard E. Schenker, Gurpreet Singh, Emily Susan Walker
  • Patent number: 11024538
    Abstract: In an example, there is disclosed an integrated circuit, having: a first layer having a dielectric, a first conductive interconnect and a second conductive interconnect; a second layer having a third conductive interconnect; a conductive via between the first layer and the second layer to electrically couple the second conductive interconnect to the third conductive interconnect; and an etch-resistant plug disposed vertically between the first layer and second layer and disposed to prevent the via from electrically shorting to the first conductive interconnect.
    Type: Grant
    Filed: December 31, 2016
    Date of Patent: June 1, 2021
    Assignee: Intel Corporation
    Inventors: Kevin L. Lin, Tayseer Mahdi, Jessica M. Torres, Jeffery D. Bielefeld, Marie Krysak, James M. Blackwell
  • Publication number: 20210057337
    Abstract: Multifunctional molecules for selective polymer formation on conductive surfaces, and the resulting structures, are described. In an example, an integrated circuit structure includes a lower metallization layer including alternating metal lines and dielectric lines above the substrate. A molecular brush layer is on the metal lines of the lower metallization layer, the molecular brush layer including multifunctional molecules. A triblock copolymer layer is above the lower metallization layer. The triblock copolymer layer includes a first segregated block component over the dielectric lines of the lower metallization layer, and alternating second and third segregated block components on the molecular brush layer on the metal lines of the lower metallization layer, where the third segregated block component is photosensitive.
    Type: Application
    Filed: March 26, 2018
    Publication date: February 25, 2021
    Inventors: Eungnak HAN, Tayseer MAHDI, Rami HOURANI, Gurpreet SINGH, Florian GSTREIN
  • Publication number: 20210057230
    Abstract: Carbon-based dielectric materials for semiconductor structure fabrication, and the resulting structures, are described. In an example, method of patterning a layer for a semiconductor structure includes forming a plurality of trenches in a dielectric layer above a semiconductor layer above a substrate to form a patterned dielectric layer. The method also includes filling the plurality of trenches with an adamantane-based carbon hardmask material. The method also includes removing the patterned dielectric layer selective to the adamantane-based carbon hardmask material. The method also includes using the adamantane-based carbon hardmask material to pattern the semiconductor layer.
    Type: Application
    Filed: March 28, 2018
    Publication date: February 25, 2021
    Inventors: James M. BLACKWELL, Tayseer MAHDI
  • Publication number: 20200098629
    Abstract: In an example, there is disclosed an integrated circuit, having: a first layer having a dielectric, a first conductive interconnect and a second conductive interconnect; a second layer having a third conductive interconnect; a conductive via between the first layer and the second layer to electrically couple the second conductive interconnect to the third conductive interconnect; and an etch-resistant plug disposed vertically between the first layer and second layer and disposed to prevent the via from electrically shorting to the first conductive interconnect.
    Type: Application
    Filed: December 31, 2016
    Publication date: March 26, 2020
    Applicant: Intel Corporation
    Inventors: Kevin L. Lin, Tayseer Mahdi, Jessica M. Torres, Jeffery D. Bielefeld, Marie Krysak, James M. Blackwell