Patents by Inventor Tee Wee

Tee Wee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10495686
    Abstract: In one embodiment, an integrated circuit is disclosed. The integrated includes a general purpose processor, an interface circuit, and a calibration adapter circuit. The general purpose processor circuit generates calibration test inputs based on user instruction. The analog interface circuit may include a calibration bus circuit. The calibration bus circuit may receive the calibration test input from the general purpose processor circuit. The calibration adapter circuit is coupled to the calibration bus circuit and the general purpose processor circuit and transmits the calibration test inputs to the calibration bus circuit.
    Type: Grant
    Filed: August 22, 2017
    Date of Patent: December 3, 2019
    Assignee: Altera Corporation
    Inventors: Wai Tat Wong, Edwin Yew Fatt Kok, Wilfred Wee Kee King, Tee Wee Tan
  • Publication number: 20170350937
    Abstract: In one embodiment, an integrated circuit is disclosed. The integrated includes a general purpose processor, an interface circuit, and a calibration adapter circuit. The general purpose processor circuit generates calibration test inputs based on user instruction. The analog interface circuit may include a calibration bus circuit. The calibration bus circuit may receive the calibration test input from the general purpose processor circuit. The calibration adapter circuit is coupled to the calibration bus circuit and the general purpose processor circuit and transmits the calibration test inputs to the calibration bus circuit.
    Type: Application
    Filed: August 24, 2017
    Publication date: December 7, 2017
    Inventors: Wai Tat Wong, Edwin Yew Fatt Kok, Wilfred Wee Kee King, Tee Wee Tan
  • Patent number: 9778312
    Abstract: In one embodiment, an integrated circuit is disclosed. The integrated includes a general purpose processor, an interface circuit, and a calibration adapter circuit. The general purpose processor circuit generates calibration test inputs based on user instruction. The analog interface circuit may include a calibration bus circuit. The calibration bus circuit may receive the calibration test input from the general purpose processor circuit. The calibration adapter circuit is coupled to the calibration bus circuit and the general purpose processor circuit and transmits the calibration test inputs to the calibration bus circuit.
    Type: Grant
    Filed: October 16, 2013
    Date of Patent: October 3, 2017
    Assignee: Altera Corporation
    Inventors: Wai Tat Wong, Edwin Yew Fatt Kok, Wilfred Wee Kee King, Tee Wee Tan
  • Patent number: 8397096
    Abstract: An integrated circuit includes physical media attachment (“PMA”) circuitry that includes two different kinds of transceiver channels for serial data signals. One kind of transceiver channel is adapted for transceiving relatively low-speed serial data signals. The other kind of transceiver channel is adapted for transceiving relatively high-speed serial data signals. A high-speed channel is alternatively usable as phase-locked loop (“PLL”) circuitry for providing a clock signal for use by other high- and/or low-speed channels. A low-speed channel can alternatively get a clock signal from separate low-speed PLL circuitry.
    Type: Grant
    Filed: May 21, 2010
    Date of Patent: March 12, 2013
    Assignee: Altera Corporation
    Inventors: Sergey Shumarayev, Edwin Yew Fatt Kok, Lip Kai Soh, Chee Hong Aw, Tee Wee Tan
  • Publication number: 20110285434
    Abstract: An integrated circuit includes physical media attachment (“PMA”) circuitry that includes two different kinds of transceiver channels for serial data signals. One kind of transceiver channel is adapted for transceiving relatively low-speed serial data signals. The other kind of transceiver channel is adapted for transceiving relatively high-speed serial data signals. A high-speed channel is alternatively usable as phase-locked loop (“PLL”) circuitry for providing a clock signal for use by other high- and/or low-speed channels. A low-speed channel can alternatively get a clock signal from separate low-speed PLL circuitry.
    Type: Application
    Filed: May 21, 2010
    Publication date: November 24, 2011
    Inventors: Sergey Shumarayev, Edwin Yew Fatt Kok, Lip Kai Soh, Chee Hong Aw, Tee Wee Tan
  • Publication number: 20050242708
    Abstract: A Light Emitting Diode (LED) device with a vertical leadframe includes a lamp structure and a leadframe vertically aligned within the lamp structure. The leadframe includes a portion outside of the lamp structure that is configured for surface mounting. Since the leadframe is vertically aligned, a reflector cup connected to the leadframe can be relatively deep.
    Type: Application
    Filed: April 30, 2004
    Publication date: November 3, 2005
    Inventors: Chong Keong, Seah Chin, Kuan Cheong, Foong Phooi, Tee Wee, Lim Peng, Cheng Chong