Patents by Inventor Ten Hao Yeh

Ten Hao Yeh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7889556
    Abstract: A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.
    Type: Grant
    Filed: January 20, 2010
    Date of Patent: February 15, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Shaw Hung Ku, Ten Hao Yeh, Shih Chin Lee, Shang Wei Lin, Chia Wei Wu, Tzung Ting Han, Ming Shang Chen, Wenpin Lu
  • Publication number: 20100120210
    Abstract: A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.
    Type: Application
    Filed: January 20, 2010
    Publication date: May 13, 2010
    Applicant: Macronix International Co., Ltd.
    Inventors: SHAW-HUNG KU, Ten Hao Yeh, Shih Chin Lee, Shang Wei Lin, Chia Wei Wu, Tzung Ting Han, Ming Shang Chen, Wenpin Lu
  • Patent number: 7668010
    Abstract: A memory array comprises a semiconductor body having a plurality of trenches aligned generally in parallel. The trenches contain semiconductor material, such as doped amorphous silicon, and act as source/drain lines for the memory array. Insulating liners lie between the semiconductor material within the trenches and the semiconductor body. A plurality of word lines overlie the plurality of trenches and channel regions in the semiconductor body in an array of cross points. Charge trapping structures lie between the word lines and the channel regions at the cross points, providing an array of flash memory cells. The charge trapping structures comprise dielectric charge trapping structures adapted to be programmed and erased to store data. A method for manufacturing such devices includes patterning and forming the sources/drain lines with insulating liners prior to formation of the charge trapping structure over the channel regions.
    Type: Grant
    Filed: February 27, 2008
    Date of Patent: February 23, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Shaw Hung Ku, Ten Hao Yeh, Shih Chin Lee, Shang Wei Lin, Chia Wei Wu, Tzung Ting Han, Ming Shang Chen, Wenpin Lu