Patents by Inventor Terry L. Gilton

Terry L. Gilton has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7564731
    Abstract: A software refreshed memory device comprises a plurality of memory cells that must be periodically refreshed to avoid losing data. Preferably, the memory cells can avoid losing data even though the time interval between successive memory refresh operations is relatively long, as compared to the time interval between successive memory refresh operations in a conventional volatile memory device, such as a DRAM. A processor can perform periodic memory refresh operations by executing a set of memory refresh instructions implemented in software, rather than in hardware. Accordingly, the memory device can advantageously be simplified, because the need for memory refresh circuitry and for a unique refresh control signal are advantageously eliminated. Moreover, the processor executing the memory refresh instructions can typically perform more sophisticated algorithms, as compared to memory refresh circuitry implemented in hardware, for determining when to perform a memory refresh operation.
    Type: Grant
    Filed: May 30, 2007
    Date of Patent: July 21, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Terry L. Gilton
  • Patent number: 7550818
    Abstract: The invention provides a method of forming a resistance variable memory element and the resulting element. The method includes forming an insulating layer having an opening therein; forming a metal containing layer recessed in the opening; forming a resistance variable material in the opening and over the metal containing layer; and processing the resistance variable material and metal containing layer to produce a resistance variable material containing a diffused metal within the opening.
    Type: Grant
    Filed: May 9, 2006
    Date of Patent: June 23, 2009
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Kristy A. Campbell, Terry L. Gilton
  • Patent number: 7547905
    Abstract: In programmable conductor memory cells, metal ions precipitate out of a glass electrolyte element in response to an applied electric field in one direction only, causing a conductive pathway to grow from cathode to anode. The amount of conductive pathway growth, and therefore the programming, depends, in part, on the availability of metal ions. It is important that the metal ions come only from the solid solution of the memory cell body. If additional metal ions are supplied from other sources, such as the sidewall edge at the anode interface, the amount of metal ions may not be directly related to the strength of the electric field, and the programming will not respond consistently from cell to cell. The embodiments described herein provide new and novel structures that block interface diffusion paths for metal ions, leaving diffusion from the bulk glass electrolyte as the only supply of metal ions for conductive pathway formation.
    Type: Grant
    Filed: May 18, 2006
    Date of Patent: June 16, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Terry L. Gilton
  • Patent number: 7542319
    Abstract: The invention is related to methods and apparatus for providing a two-terminal constant current device, and its operation thereof. The invention provides a constant current device that maintains a constant current over an applied voltage range of at least approximately 700 mV. The invention also provides a method of changing and resetting the constant current value in a constant current device by either applying a positive potential to decrease the constant current value, or by applying a voltage more negative than the existing constant current's voltage upper limit, thereby resetting or increasing its constant current level to its original fabricated value. The invention further provides a method of forming and converting a memory device into a constant current device. The invention also provides a method for using a constant current device as an analog memory device.
    Type: Grant
    Filed: January 17, 2007
    Date of Patent: June 2, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Terry L. Gilton, John T. Moore, Joseph F. Brooks
  • Patent number: 7518212
    Abstract: The present invention provides a design for a PCRAM element which incorporates multiple metal-containing germanium-selenide glass layers of diverse stoichiometries. The present invention also provides a method of fabricating the disclosed PCRAM structure.
    Type: Grant
    Filed: August 3, 2005
    Date of Patent: April 14, 2009
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton, Kristy A. Campbell
  • Patent number: 7505309
    Abstract: An SRAM memory device having improved stability including two series connected devices, at least one of the devices being a chalcogenide device exhibiting differential negative resistance characteristics. One of the two devices serves as the load of the other. A switch is provided to bias a middle input node and switch the memory device between two logic states.
    Type: Grant
    Filed: April 20, 2005
    Date of Patent: March 17, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Terry L. Gilton
  • Patent number: 7498231
    Abstract: A programmable multiple data state memory cell including a first electrode layer formed from a first conductive material, a second electrode layer formed from a second conductive material, and a first layer of a metal-doped chalcogenide material disposed between the first and second electrode layers. The first layer providing a medium in which a conductive growth can be formed to electrically couple together the first and second electrode layers. The memory cell further includes a third electrode layer formed from a third conductive material, and a second layer of a metal-doped chalcogenide material disposed between the second and third electrode layers, the second layer providing a medium in which a conductive growth can be formed to electrically couple together the second and third electrode layers.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: March 3, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Terry L. Gilton
  • Patent number: 7491963
    Abstract: A non-volatile memory cell utilizes a programmable conductor random access memory (PCRAM) structure instead of a polysilicon layer for a floating gate. Instead of storing or removing electrons from a floating gate, the programmable conductor is switched between its low and high resistive states to operate the flash memory cell. The resulting cell can be erased faster and has better endurance than a conventional flash memory cell.
    Type: Grant
    Filed: August 23, 2007
    Date of Patent: February 17, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Terry L. Gilton
  • Patent number: 7489551
    Abstract: An architecture, and its method of formation and operation, containing a high density memory array of semi-volatile or non-volatile memory elements, including, but not limited to, programmable conductive access memory elements. The architecture in one exemplary embodiment has a pair of semi-volatile or non-volatile memory elements which selectively share a bit line through respective first electrodes and access transistors controlled by respective word lines. The memory elements each have a respective second electrode coupled thereto which in cooperation with the bit line access transistors and first electrode, serves to apply read, write and erase signals to the memory element.
    Type: Grant
    Filed: April 28, 2008
    Date of Patent: February 10, 2009
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton
  • Patent number: 7479650
    Abstract: Programmable conductor memory cells in a stud configuration are fabricated in an integrated circuit by blanket deposition of layers. The layers include a bottom electrode in contact with a conductive region in a semiconductor substrate, a glass electrolyte layer that forms the body of the cell and a top electrode layer. Under the influence of an applied voltage, conductive paths grow through or along the cell body. The layers are patterned and etched to define separate pillars or cells of these stacked materials. A liner layer of an insulating material is deposited over the cells and acts as a barrier to prevent diffusion of the metal in the cell body into other parts of the integrated circuit. Remaining regions between the cells are filled with an insulating layer. At least some of the insulating layer and some of the liner layer are removed to make contact to the top electrode layer of the cell and to the substrate.
    Type: Grant
    Filed: March 3, 2004
    Date of Patent: January 20, 2009
    Assignee: Micron Technology, Inc.
    Inventor: Terry L. Gilton
  • Patent number: 7459764
    Abstract: The invention provides a method of forming a resistance variable memory element and the resulting element. The method includes forming an insulating layer having an opening therein; forming a metal containing layer recessed in the opening; forming a resistance variable material in the opening and over the metal containing layer; and processing the resistance variable material and metal containing layer to produce a resistance variable material containing a diffused metal within the opening.
    Type: Grant
    Filed: July 9, 2004
    Date of Patent: December 2, 2008
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Kristy A. Campbell, Terry L. Gilton
  • Publication number: 20080225579
    Abstract: An architecture, and its method of formation and operation, containing a high density memory array of semi-volatile or non-volatile memory elements, including, but not limited to, programmable conductive access memory elements. The architecture in one exemplary embodiment has a pair of semi-volatile or non-volatile memory elements which selectively share a bit line through respective first electrodes and access transistors controlled by respective word lines. The memory elements each have a respective second electrode coupled thereto which in cooperation with the bit line access transistors and first electrode, serves to apply read, write and erase signals to the memory element.
    Type: Application
    Filed: April 28, 2008
    Publication date: September 18, 2008
    Inventors: John T. Moore, Terry L. Gilton
  • Publication number: 20080212357
    Abstract: A memory device including a simultaneous read circuit design for multiple memory cells on a single interconnect using a fast fourier transform analysis circuit. The simultaneous read circuit can be used with any memory type storing information as an energy-absorbing state.
    Type: Application
    Filed: February 28, 2008
    Publication date: September 4, 2008
    Inventors: Kristy A. Campbell, Terry L. Gilton
  • Patent number: 7411812
    Abstract: An architecture, and its method of formation and operation, containing a high density memory array of semi-volatile or non-volatile memory elements, including, but not limited to, programmable conductive access memory elements. The architecture in one exemplary embodiment has a pair of semi-volatile or non-volatile memory elements which selectively share a bit line through respective first electrodes and access transistors controlled by respective word lines. The memory elements each have a respective second electrode coupled thereto which in cooperation with the bit line access transistors and first electrode, serves to apply read, write and erase signals to the memory element.
    Type: Grant
    Filed: September 15, 2006
    Date of Patent: August 12, 2008
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton
  • Publication number: 20080185574
    Abstract: A method of forming a non-volatile resistance variable device includes forming a first conductive electrode material on a substrate. A metal doped chalcogenide comprising material is formed over the first conductive electrode material. Such comprises the metal and AxBy, where “B” is selected from S, Se and Te and mixtures thereof, and where “A” comprises at least one element which is selected from Group 13, Group 14, Group 15, or Group 17 of the periodic table. In one aspect, the chalcogenide comprising material is exposed to and HNO3 solution. In one aspect the outer surface is oxidized effective to form a layer comprising at least one of an oxide of “A” or an oxide of “B”. In one aspect, a passivating material is formed over the metal doped chalcogenide comprising material. A second conductive electrode material is deposited, and a second conductive electrode material of the device is ultimately formed therefrom.
    Type: Application
    Filed: January 24, 2008
    Publication date: August 7, 2008
    Inventors: Kristy A. Campbell, Terry L. Gilton, John T. Moore, Jiutao Li
  • Patent number: 7385868
    Abstract: A method for refreshing PCRAM cells programmed to a low resistance state and entire arrays of PCRAM cells uses a simple refresh scheme which does not require separate control and application of discrete refresh voltages to the PCRAM cells in an array. Specifically, the array structure of a PCRAM device is constructed to allow leakage current to flow through each programmed cell in the array to refresh the programmed state. In one embodiment, the leakage current flows across the access device between the anode of the memory element and the bit line to which the cell is connected, for each memory cell in the array which has been programmed to the low resistance state. In another embodiment, the leakage current flows to the programmed cells through a doped substrate or doped regions of a substrate on which each cell is formed. An entire array is refreshed simultaneously by forming each memory element in the array to have one common anode formed as a single cell plate for the array.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: June 10, 2008
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton, Kristy A. Campbell
  • Publication number: 20080131984
    Abstract: An optical memory cell having a material layer associated with a pixel capable of emitting and receiving light. The material layer has phosphorescent material formed therein for storing data as light received from and emitted to the pixel.
    Type: Application
    Filed: February 7, 2008
    Publication date: June 5, 2008
    Inventor: Terry L. Gilton
  • Patent number: 7382646
    Abstract: An architecture, and its method of formation and operation, containing a high density memory array of semi-volatile or non-volatile memory elements, including, but not limited to, programmable conductive access memory elements. The architecture in one exemplary embodiment has a pair of semi-volatile or non-volatile memory elements which selectively share a bit line through respective first electrodes and access transistors controlled by respective word lines. The memory elements each have a respective second electrode coupled thereto which in cooperation with the bit line access transistors and first electrode, serves to apply read, write and erase signals to the memory element.
    Type: Grant
    Filed: October 17, 2006
    Date of Patent: June 3, 2008
    Assignee: Micron Technology, Inc.
    Inventors: John T. Moore, Terry L. Gilton
  • Patent number: 7374174
    Abstract: A memory element comprising first and second electrodes is provided. The first electrode is tapered such that a first end of the first electrode is larger than a second end of the first electrode. A resistance variable material layer is located between the first and second electrodes, and the second end of the first electrode is in contact with the resistance variable material. Methods for forming the memory element are also provided.
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: May 20, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Jun Liu, Terry L. Gilton, John T. Moore
  • Patent number: 7366030
    Abstract: A memory device including a simultaneous read circuit design for multiple memory cells on a single interconnect using a fast fourier transform analysis circuit. The simultaneous read circuit can be used with any memory type storing information as an energy-absorbing state.
    Type: Grant
    Filed: January 29, 2004
    Date of Patent: April 29, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Kristy A. Campbell, Terry L. Gilton