Patents by Inventor Thanh D. Trinh

Thanh D. Trinh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5635761
    Abstract: Thin-film conductor technology is utilized to form resistors of precisely controlled value within the interior of multi-chip modules to properly terminate network circuits which interconnect one or more chips with either output pin connections or other chips on the multi-chip module. By forming and disposing the resistors within the interior of the multi-chip module, the terminating resistors may be manufactured during the multi-chip module manufacturing process. This approach preserves valuable surface area available for interconnecting the computer chips to the multi-chip module rather than consuming scarce surface area with termination resistors and other circuit elements necessary to adapt the multi-chip module and the other computer chips to each other.
    Type: Grant
    Filed: December 14, 1994
    Date of Patent: June 3, 1997
    Assignee: International Business Machines, Inc.
    Inventors: Tai A. Cao, Herbert I. Stoller, Thanh D. Trinh, Lloyd A. Walls
  • Patent number: 5541535
    Abstract: A CMOS driver/receiver pair is provided which includes a non-inverting buffer in the input path to a differential receiver circuit. The non-inverting buffer allows a plurality of different voltages, and corresponding voltage swings, to be possible. This allows the differential receiver to compare the input voltage received from the transmission line with the output from its associated driver. Therefore, the receiver is capable of determining the voltage level (and the corresponding logic level) input from the transmission at the same time its associated driver is outputting a logic signal to another driver/receiver pair, via the transmission line. A single voltage source is utilized to provide multiple positive voltages to the differential receivers, such that differences in voltage levels which correspond to different logical combinations of "1" and "0" can be determined by the receiver.
    Type: Grant
    Filed: December 16, 1994
    Date of Patent: July 30, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai A. Cao, Satyajit Dutta, Thai Q. Nguyen, Thanh D. Trinh, Lloyd A. Walls
  • Patent number: 5541534
    Abstract: The present invention facilitates communication of signals from circuitry implemented with a first CMOS technology requiring a first voltage level supply for operation to circuitry implemented with a second CMOS technology requiring a second voltage level supply for operation, wherein the first and second voltage level supplies are not equal. The present invention receives from the circuitry implemented with a first CMOS technology a signal which has a first voltage level that is not acceptable for input into the circuitry implemented with a second CMOS technology. This signal is converted to a second voltage level that is acceptable for input into the circuitry implemented with a second CMOS technology, and then transmitted to the circuitry implemented with a second CMOS technology requiring a second voltage level supply for operation.
    Type: Grant
    Filed: February 13, 1995
    Date of Patent: July 30, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai Cao, Satyajit Dutta, Thai Q. Nguyen, Thanh D. Trinh, Lloyd A. Walls
  • Patent number: 5539333
    Abstract: A clock distribution system for a data processing system is implemented in CMOS technology wherein a full-swing differential clock signal is converted to a low-voltage swing differential clock signal by a driver's circuit and then returned to a full-swing differential clock signal at each receiver circuit.
    Type: Grant
    Filed: January 23, 1995
    Date of Patent: July 23, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai Cao, Satyajit Dutta, Thai Q. Nguyen, Nandor G. Thoma, Thanh D. Trinh
  • Patent number: 5534812
    Abstract: The present invention includes an output circuit for a driver on a first chip that will cause an unterminated transmission line to create a predetermined voltage reflection. This reflection will then be added to the output of the driver circuit to obtain a voltage level capable of switching the receiver circuit, located on a second chip. Further, the impedance of the driver can be varied to adjust the voltage level of the signal being transmitted to the receiver, in order to reduce noise margins and cause the receiver to switch more quickly. Additionally, the transmission line impedance can also be modified to create overshoot, thereby allowing chips with dissimilar voltage levels to communicate with one another.
    Type: Grant
    Filed: April 21, 1995
    Date of Patent: July 9, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai A. Cao, Satyajit Dutta, Thai Q. Nguyen, Thanh D. Trinh, Lloyd A. Walls
  • Patent number: 5525914
    Abstract: A clock distribution system for a data processing system is implemented in CMOS technology wherein a full-swing differential clock signal is converted to a low-voltage swing differential clock signal by a driver's circuit and then returned to a full-swing differential clock signal at each receiver circuit.
    Type: Grant
    Filed: January 23, 1995
    Date of Patent: June 11, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai Cao, Satyajit Dutta, Thai Q. Nguyen, Nandor G. Thoma, Thanh D. Trinh
  • Patent number: 5506528
    Abstract: A CMOS pass gate receiver improves chip-to-chip communication speed for high speed chips. The high speed CMOS pass gate receiver is immune to overshoot or undershoot and can operate in a frequency greater than or equal to 400 Mhz.
    Type: Grant
    Filed: October 31, 1994
    Date of Patent: April 9, 1996
    Assignee: International Business Machines Corporation
    Inventors: Tai A. Cao, Satyajit Dutta, Byron L. Krauter, Thai Q. Nguyen, Thanh D. Trinh
  • Patent number: 5434519
    Abstract: A self-resetting CMOS off-chip diver includes a first pair of complementary FETs connected in series to receive first and second complementary drive signals from an on-chip source. A latch is connected to an output of the first pair of complementary FETs for latching said drive signals. The first pair of complementary FETs in combination with the latch form a unique "pulse catcher" circuit capable of catching and latching short duration pulses characteristic of the self-resetting (SR) mode, providing the transfer between the SR mode and the output static mode. A low power three state static driver circuit is comprised of first and second pass gates connected to pass an output of the latch and a second pair of complementary FETs respectively connected to receive outputs of the first and second pass gates to generate a static output for driving a transmission line.
    Type: Grant
    Filed: October 11, 1994
    Date of Patent: July 18, 1995
    Assignee: International Business Machines Corporation
    Inventors: Thanh D. Trinh, Satyajit Dutta, Stanley E. Schuster, Tai A. Cao, Thai Q. Nguyen