Patents by Inventor Thomas Conte

Thomas Conte has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240144188
    Abstract: A system is configured to track and provide objective behavioral data of employees based upon an employee's engagement with communications, resources, tools, and other content distributed via an organization's information systems and software. This behavioral data may be combined into an employee profile that includes employee demographic and employment information and may be analyzed by an artificial intelligence or expert function to provide a quantitative metric that describes the likelihood that the employee will depart an organization during an upcoming time period. A dashboard is provided that summarizes and visualizes quantitative metrics and other employee information and provides tools for creating a retention plan for particular employees. When selecting actions for a retention plan, an employee profile is updated to reflect the action and re-analyzed to provide a quantitative metric describing the net effect of the action on employee retention.
    Type: Application
    Filed: September 7, 2023
    Publication date: May 2, 2024
    Inventors: Rachel Ann Folz, Samuel Jarrett Huber, Tarek Kamil, Madeline Rose Rieman, Scott David Eble, Kyle Thomas Johnson, Anthony Joseph Conte
  • Publication number: 20240096412
    Abstract: In a non-volatile memory device, a memory sector is provided. The memory sector includes a plurality of tiles arranged horizontally. Each tile includes a plurality of memory cells arranged in horizontal word lines and vertical bit lines. A pre-decoder is configured to receive a set of encoded address signals to produce pre-decoding signals. A central row decoder is arranged in line with the plurality of tiles, receives the pre-decoding signals and produces level-shifted pull-up and pull-down driving signals for driving the word lines. First buffer circuits are arranged on a first side of each tile. Each of the first buffer circuits is coupled to a respective word line, receives a level-shifted pull-up driving signal and a level-shifted pull-down driving signal, and selectively pulls up or pulls down the respective word line as a function of the values of the received signals.
    Type: Application
    Filed: September 8, 2023
    Publication date: March 21, 2024
    Applicants: STMICROELECTRONICS S.r.l., STMICROELECTRONICS (ALPS) SAS
    Inventors: Antonino CONTE, Agatino Massimo MACCARRONE, Francesco TOMAIUOLO, Thomas JOUANNEAU, Vincenzo RUSSO
  • Patent number: 9519305
    Abstract: Techniques described herein generally relate to multi-core processors including two or more processor cores. Example embodiments may set forth devices, methods, and computer programs related to calculating a clock rate for one or more of the processor cores in the multi-core processor. One example method may include determining a first estimated workload for a first processor core and a second estimated workload for a second processor core within a scheduling interval in a periodic scheduling environment. In addition, a first clock rate for the first processor core may be calculated based on one or more of the first estimated workload, a maximum clock rate supported by the multi-core processor and/or the scheduling interval. Similarly, a second clock rate for the second processor core may also be calculated based on one or more of the second estimated workload, the maximum clock rate, and/or the scheduling interval.
    Type: Grant
    Filed: June 3, 2014
    Date of Patent: December 13, 2016
    Assignee: EMPIRE TECHNOLOGY DEVELOPMENT LLC
    Inventors: Andrew Wolfe, Thomas Conte
  • Publication number: 20140281657
    Abstract: Techniques described herein generally relate to multi-core processors including two or more processor cores. Example embodiments may set forth devices, methods, and computer programs related to calculating a clock rate for one or more of the processor cores in the multi-core processor. One example method may include determining a first estimated workload for a first processor core and a second estimated workload for a second processor core within a scheduling interval in a periodic scheduling environment. In addition, a first clock rate for the first processor core may be calculated based on one or more of the first estimated workload, a maximum clock rate supported by the multi-core processor and/or the scheduling interval. Similarly, a second clock rate for the second processor core may also be calculated based on one or more of the second estimated workload, the maximum clock rate, and/or the scheduling interval.
    Type: Application
    Filed: June 3, 2014
    Publication date: September 18, 2014
    Applicant: EMPIRE TECHNOLOGY DEVELOPMENT LLC
    Inventors: Andrew WOLFE, Thomas CONTE
  • Publication number: 20060150170
    Abstract: A systematic approach to architecture and design of the instruction fetch mechanisms and instruction set architectures in embedded processors is described. This systematic approach allows a relaxing of certain restrictions normally imposed by a fixed-size instruction set architecture (ISA) on design and development of an embedded system. The approach also guarantees highly efficient usage of the available instruction storage which is only bounded by the actual information contents of an application or its entropy. The result of this efficiency increase is a general reduction of the storage requirements, or a compression, of the instruction segment of the original application. An additional feature of this system is the full decoupling of the ISA from the core architecture. This decoupling allows usage of a variable length encoding for any size of the ISA without impacting the physical instruction memory organization or layout and branching mechanism as well as tuning of the execution core to the application.
    Type: Application
    Filed: January 26, 2006
    Publication date: July 6, 2006
    Applicant: PTS Corporation
    Inventors: Sergei Larin, Gerald Pechanek, Thomas Conte