Patents by Inventor Thomas Edward Kopley

Thomas Edward Kopley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7553730
    Abstract: Synthetic nanopore fabrication methods and structures are provided. Nanoscale transistor fabrication methods and structures are provided.
    Type: Grant
    Filed: July 14, 2006
    Date of Patent: June 30, 2009
    Assignee: Agilent Technologies, Inc.
    Inventors: Phillip W. Barth, Thomas Edward Kopley, Nicolas J. Moll, Ying-Lan Chang
  • Publication number: 20090142472
    Abstract: Synthetic nanopore fabrication methods and structures are provided. Nanoscale transistor fabrication methods and structures are provided.
    Type: Application
    Filed: July 14, 2006
    Publication date: June 4, 2009
    Inventors: Phillip W. Barth, Thomas Edward Kopley, Nicolas J. Moll, Ying-Lan Chang
  • Publication number: 20060102931
    Abstract: A field-effect transistor comprises a substrate, a channel layer over the substrate, a gate insulator, a gate separated from the channel layer by the gate insulator, and a carrier exclusion layer between the channel layer and the gate insulator, wherein the conduction band energy of the carrier exclusion layer is larger than the conduction band energy of the channel layer.
    Type: Application
    Filed: November 17, 2004
    Publication date: May 18, 2006
    Inventors: Thomas Edward Kopley, Mark Robert Hueschen, Nicolas Moll
  • Patent number: 6549081
    Abstract: A control circuit for a ring oscillator uses an integrator and a comparator. The integrator receives a square wave signal as an input and provides a triangular wave signal as an output. The comparator generates a second square wave signal by comparing the triangular wave signal and a reference voltage. Duty cycle for the ring oscillator can be modulated by varying the reference voltage. For one embodiment of the control circuit, signal frequency of the ring oscillator can be modulated by varying biasing current for the comparator to set slew rate of the comparator. For one embodiment of the control circuit, a resistor and a capacitor form a simple RC circuit for the integrator. For an alternative embodiment of the control circuit, a resistor and an amplifier with a capacitor in a negative feedback loop form an active RC circuit for the integrator. For one embodiment of the control circuit, the comparator is an inverting comparator.
    Type: Grant
    Filed: July 27, 2000
    Date of Patent: April 15, 2003
    Assignee: Agilent Technologies, Inc.
    Inventors: Huy Le, Thomas Edward Kopley
  • Patent number: 6437379
    Abstract: A fabrication method for providing isolation between adjacent regions of an integrated circuit includes providing a guard layer over field edges that are the interfaces between field oxide regions and diffusion regions in which dopant is introduced. The guard layer will inhibit introduction of dopant along the field-edge, so that a substantially dopant-free transition strip is formed. The transition strip inhibits current leakage from the active region to the field oxide region. In one embodiment, the active region is an active area diode, such as used to form an Active Pixel Sensor (APS) pixel. The guard layer is biased so as to further inhibit current leakage during circuit operation. In another embodiment, the method is used in the fabrication of transistors for APS pixels having an overlay photodiode structure.
    Type: Grant
    Filed: May 22, 2001
    Date of Patent: August 20, 2002
    Inventors: Thomas Edward Kopley, Dietrich W. Vook, Thomas Dungan
  • Patent number: 6417074
    Abstract: A fabrication method for providing isolation between adjacent regions of an integrated circuit includes providing a guard layer over field edges that are the interfaces between field oxide regions and diffusion regions in which dopant is introduced. The guard layer will inhibit introduction of dopant along the field-edge, so that a substantially dopant-free transition strip is formed. The transition strip inhibits current leakage from the active region to the field oxide region. In one embodiment, the active region is an active area diode, such as used to form an Active Pixel Sensor (APS) pixel. The guard layer is biased so as to further inhibit current leakage during circuit operation. In another embodiment, the method is used in the fabrication of transistors for APS pixels having an overlay photodiode structure.
    Type: Grant
    Filed: May 22, 2001
    Date of Patent: July 9, 2002
    Assignee: Agilent Technologies, Inc.
    Inventors: Thomas Edward Kopley, Dietrich W Vook, Thomas Dungan
  • Patent number: 6350663
    Abstract: A fabrication method for providing isolation between adjacent regions of an integrated circuit includes providing a guard layer over field edges that are the interfaces between field oxide regions and diffusion regions in which dopant is introduced. The guard layer will inhibit introduction of dopant along the field-edge, so that a substantially dopant-free transition strip is formed. The transition strip inhibits current leakage from the active region to the field oxide region. In one embodiment, the active region is an active area diode, such as used to form an Active Pixel Sensor (APS) pixel. The guard layer is biased so as to further inhibit current leakage during circuit operation. In another embodiment, the method is used in the fabrication of transistors for APS pixels having an overlay photodiode structure.
    Type: Grant
    Filed: March 3, 2000
    Date of Patent: February 26, 2002
    Assignee: Agilent Technologies, Inc.
    Inventors: Thomas Edward Kopley, Dietrich W Vook, Thomas Dungan
  • Publication number: 20010024864
    Abstract: A fabrication method for providing isolation between adjacent regions of an integrated circuit includes providing a guard layer over field edges that are the interfaces between field oxide regions and diffusion regions in which dopant is introduced. The guard layer will inhibit introduction of dopant along the field-edge, so that a substantially dopant-free transition strip is formed. The transition strip inhibits current leakage from the active region to the field oxide region. In one embodiment, the active region is an active area diode, such as used to form an Active Pixel Sensor (APS) pixel. The guard layer is biased so as to further inhibit current leakage during circuit operation. In another embodiment, the method is used in the fabrication of transistors for APS pixels having an overlay photodiode structure.
    Type: Application
    Filed: May 22, 2001
    Publication date: September 27, 2001
    Inventors: Thomas Edward Kopley, Dietrich W. Vook, Thomas Dungan
  • Publication number: 20010023095
    Abstract: A fabrication method for providing isolation between adjacent regions of an integrated circuit includes providing a guard layer over field edges that are the interfaces between field oxide regions and diffusion regions in which dopant is introduced. The guard layer will inhibit introduction of dopant along the field-edge, so that a substantially dopant-free transition strip is formed. The transition strip inhibits current leakage from the active region to the field oxide region. In one embodiment, the active region is an active area diode, such as used to form an Active Pixel Sensor (APS) pixel. The guard layer is biased so as to further inhibit current leakage during circuit operation. In another embodiment, the method is used in the fabrication of transistors for APS pixels having an overlay photodiode structure.
    Type: Application
    Filed: May 22, 2001
    Publication date: September 20, 2001
    Inventors: Thomas Edward Kopley, Dietrich W. Vook, Thomas Dungan