Patents by Inventor Thomas J. Dunaway

Thomas J. Dunaway has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6611054
    Abstract: An integrated circuit package for use in radiation environments includes a base for receiving an integrated circuit die and has a peripheral surface for receiving a lid. The lid has an inner surface facing the die that has a cladding of a low atomic number material to limit electron emission due to absorbed radiation.
    Type: Grant
    Filed: December 22, 1993
    Date of Patent: August 26, 2003
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger
  • Patent number: 5891745
    Abstract: A process of providing a bond pad arrangement for use with a thermocompression wire bonder including a primary bond pad for connection of an integrated circuit during a production assembly process, and a secondary test bond pad contiguous with the primary bond pad for connection of a wire to the integrated circuit. Including performing a test sequence, and removing the wire from the secondary test bond pad.
    Type: Grant
    Filed: October 7, 1997
    Date of Patent: April 6, 1999
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger
  • Patent number: 5874319
    Abstract: Method for testing bare semiconductor die which includes providing a test substrate with a die receiving surface and bond pads with conductive traces which extend away from the surface and are connected to leads that may be contacted with test probes. A vacuum source is applied to an aperture in the die receiving surface. Atmospheric pressure holds the die in place during the connection of thin wires. After connection, the die is held in place during testing by the thin wires.
    Type: Grant
    Filed: May 21, 1996
    Date of Patent: February 23, 1999
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Deborah A. Cullinan
  • Patent number: 5773311
    Abstract: A method of making a temporary connection to an unpackaged semiconductor die, removing the temporary connection and preparing the site of the temporary connection to receive a permanent connection.
    Type: Grant
    Filed: April 26, 1996
    Date of Patent: June 30, 1998
    Assignee: Honeywell Inc.
    Inventors: Deborah A. Cullinan, Thomas J. Dunaway
  • Patent number: 5719748
    Abstract: A semiconductor package including a base having a chip receiving portion and a surrounding portion; a bridge having conductive strips extending over the chip and supported at the surrounding portion; wires connect the conductive strips to power and ground; and wires connect the conductive strips to chip area power and ground bonding pads. Decoupling capacitors may be mounted on the base.
    Type: Grant
    Filed: June 28, 1995
    Date of Patent: February 17, 1998
    Assignee: Honeywell Inc.
    Inventors: Deborah A. Cullinan, Thomas J. Dunaway, Richard K. Spielberger
  • Patent number: 5498900
    Abstract: An integrated circuit package for use in radiation environments includes a base and a lid of insulative materials. The base has a recess for receiving a die and a seal ring located on the periphery. The lid has a central insulation portion and an outwardly extending flange which can be welded to the seal ring.
    Type: Grant
    Filed: December 22, 1993
    Date of Patent: March 12, 1996
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger
  • Patent number: 5161729
    Abstract: Disclosed is a composition and method for providing conductive electronic component high strength bonding. The composition comprises an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead. The method invention comprises providing a leadframe comprising at lest one of power, ground, and signal conductive elements; and preforming solder material onto one of the conductive elements, the solder bonding material having an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead.
    Type: Grant
    Filed: July 11, 1991
    Date of Patent: November 10, 1992
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks, Jerald M. Loy
  • Patent number: 5139610
    Abstract: A scratch reducing shadow mask for providing vapor deposition patterns of bonding metals onto a surface of a die. The shadow mask comprises a top surface and a bottom surface which define a plurality of vias for permitting vaporized bonding metals to pass through the mask. Mask bottom surface comprises a plurality of recessed regions to minimize the contact area of the mask with the die during the vapor deposition process.
    Type: Grant
    Filed: October 31, 1990
    Date of Patent: August 18, 1992
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger
  • Patent number: 5140496
    Abstract: A decoupling apparatus for a microcircuit provides for a custom capacitor to be placed directly on the passivated upper surface of the integrated circuit or alternatively to be placed directly under the integrated circuit.In another alternative, multiple standard chip capacitors are placed directly on the passivated upper surface and connected by wire bonds to metal bars also resting on the upper surface.
    Type: Grant
    Filed: January 2, 1991
    Date of Patent: August 18, 1992
    Assignee: Honeywell, Inc.
    Inventors: Michael W. Heinks, Thomas J. Dunaway, Richard Spielberger
  • Patent number: 5101550
    Abstract: A method and apparatus for accurately positioning a semiconductor chip onto a die bond pad region of a semiconductor package. A frame is constructed for slidable contact with peripheral walls of a semiconductor package die cavity. A frame central aperture with a wide upper opening and a narrower lower opening guides a semiconductor chip dropped therethrough into a precise position in the die cavity.
    Type: Grant
    Filed: July 25, 1991
    Date of Patent: April 7, 1992
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks
  • Patent number: 5099306
    Abstract: Disclosed is a stacked leadframe assembly for use with integrated circuit chips. The assembly comprises multiple leadframes arranged in stacked relation. Each leadframe comprises conductive elements and solder bumps for electrically and mechanically connecting selected conductive elements of the leadframes.
    Type: Grant
    Filed: March 26, 1991
    Date of Patent: March 24, 1992
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Jerald M. Loy, Lori A. Dicks, Francis J. Belcourt
  • Patent number: 5074036
    Abstract: A method and apparatus for accurately positioning a semiconductor chip onto a die bond pad region of a semiconductor package. A frame is constructed for slidable contact with peripheral walls of a semiconductor package die cavity. A frame central aperture with a wide upper opening and a narrower lower opening guides a semiconductor chip dropped therethrough into a precise position in the die cavity.
    Type: Grant
    Filed: October 31, 1990
    Date of Patent: December 24, 1991
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks
  • Patent number: 5066831
    Abstract: Disclosed is a semiconductor chip package comprising a plurality of programmable pads located on a surface of the package, each pad being adapted for interconnection with a semiconductor chip. The package also includes a plurality of signal connectors located on a surface of the package. In addition the package includes a plurality of signal connections, each signal connection providing an electrically conductive path between an individual programmable pad and a corresponding individual signal connector. A plurality of dedicated power or ground connectors are also located on a surface of the package. Conductive paths within the package provide apparatus for selectively connecting any programmable pad to a power or ground connector, any pad so connected also remaining connected to a corresponding signal connector.
    Type: Grant
    Filed: October 13, 1989
    Date of Patent: November 19, 1991
    Assignee: Honeywell Inc.
    Inventors: Richard K. Spielberger, Thomas J. Dunaway
  • Patent number: 5066614
    Abstract: Disclosed is a composition and method for providing conductive electronic component high strength bonding. The composition comprises an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead. The method invention comprises providing a leadframe comprising at least one of power, ground, and signal conductive elements; and preforming solder material onto one of the conductive elements, the solder bonding material having an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead.
    Type: Grant
    Filed: September 28, 1990
    Date of Patent: November 19, 1991
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks, Jerald M. Loy
  • Patent number: 5036163
    Abstract: Disclosed is a semiconductor chip package comprising a plurality of programmable pads located on a surface of the package, each pad being adapted for interconnection with a semiconductor chip. The package also includes a plurality of signal connectors located on a surface of the package. In addition, the package includes a plurality of signal connections, each signal connection providing an electrically conductive path between an individual programmable pad and a corresponding individual signal connector. A plurality of dedicated power or ground connectors are also located on a surface of the package. Conductive paths within the package provide apparatus for selectively connecting any programmable pad to a power or ground connector, any pad so connected also remaining connected to a corresponding signal connector.
    Type: Grant
    Filed: November 13, 1990
    Date of Patent: July 30, 1991
    Assignee: Honeywell Inc.
    Inventors: Richard K. Spielberger, Thomas J. Dunaway
  • Patent number: 5010387
    Abstract: Disclosed is a composition and method for providing conductive electronic component high strength bonding. The composition comprises an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead. The method invention comprises providing a leadframe comprising at least one of power, ground, and signal conductive elements; and preforming solder material onto one of the conductive elements, the solder bonding material having an effective amount of material which is less than 3% by weight of tin and greater than 97% by weight of lead.
    Type: Grant
    Filed: November 21, 1988
    Date of Patent: April 23, 1991
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks, Jerald M. Loy
  • Patent number: 4999700
    Abstract: A variable pitch tab leadframe assembly comprising a plurality of patterned conductive elements for transmitting input and output signals to bonding locations on an electronic device. The leadframe assembly comprises conductive elements with a variable pitch to accommodate a plurality of standard pitch bond site printed circuit board footprints.
    Type: Grant
    Filed: April 20, 1989
    Date of Patent: March 12, 1991
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, James M. Poplett
  • Patent number: 4980753
    Abstract: Disclosed is a low-cost high-performance semiconductor chip package enabling a direct chip to printed circuit board connection. The package comprises a semiconductor chip having a front surface and a back surface. The front surface comprises pads for input and output of signals to and from the chip. The package further comprises a leadframe having power, ground, and signal conductive elements having first and second end portions for transmitting input and output signals to the pads. The package also comprises a bonding system for selectively connecting the first end portions of the conductive elements to the pads and a protective system for providing sealed and environmental protection around the semiconductor chip and portions of the leadframe while permitting other portions of the leadframe to protrude from the protective means to provide connection with other devices.
    Type: Grant
    Filed: November 21, 1988
    Date of Patent: December 25, 1990
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks
  • Patent number: 4979289
    Abstract: A method and apparatus for accurately positioning a semiconductor chip onto a die bond pad region of a semiconductor package. A removable non-wettable by solder frame is constructed for slidable contact with peripheral walls of a semiconductor package die cavity. A frame central aperture with a wide upper opening and a narrower lower opening guides a semiconductor chip dropped therethrough into a precise position in the die cavity.
    Type: Grant
    Filed: February 10, 1989
    Date of Patent: December 25, 1990
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger, Lori A. Dicks
  • Patent number: 4980240
    Abstract: A scratch reducing shadow mask for providing vapor deposition patterns of bonding metals onto a surface of a die. The shadow mask comprises a top surface and a bottom surface which define a plurality of vias for permitting vaporized bonding metals to pass through the mask. Mask bottom surface comprises a plurality of recessed regions to minimize the contact area of the mask with the die during the vapor deposition process.
    Type: Grant
    Filed: April 20, 1989
    Date of Patent: December 25, 1990
    Assignee: Honeywell Inc.
    Inventors: Thomas J. Dunaway, Richard K. Spielberger