Patents by Inventor Thomas M. Mnich

Thomas M. Mnich has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7283384
    Abstract: An MRAM device is provided which includes an array of magnetic elements, a plurality of conductive lines configured to set magnetization states of the magnetic elements and circuitry configured to vary current applications along one or more of the conductive lines. In some cases, the MRAM device may additionally or alternatively include circuitry which is configured to terminate an application of current along one or more of the conductive lines before magnetization states of one or more magnetic elements selected for a write operation of the device are changed. In either case, a device is provided which includes an MRAM array and a first storage circuit comprising one or more magnetic elements, wherein the first storage circuit is configured to store parameter settings characterizing operations of the magnetic random access memory array within the magnetic elements. Methods for operating the devices provided herein are contemplated as well.
    Type: Grant
    Filed: March 24, 2004
    Date of Patent: October 16, 2007
    Assignee: Silicon Magnetic Systems
    Inventors: Fredrick B. Jenne, Eugene Y. Chen, Thomas M. Mnich, William L. Stevenson
  • Patent number: 6707741
    Abstract: A method for reading a memory cell comprising the steps of (A) raising a voltage level of a bitline of the memory cell above a predetermined level, (B) detecting a current flow generated on the bitline in response to the raised voltage level, and (C) coupling one or more sense nodes coupled to the bitline to a ground potential when the current flow is above a predetermined magnitude.
    Type: Grant
    Filed: November 27, 2002
    Date of Patent: March 16, 2004
    Assignee: Cypress Semiconductor Corp.
    Inventors: Thomas M. Mnich, John Eric Gross
  • Patent number: 6590420
    Abstract: A circuit for shifting a signal from a first voltage level referenced to a first voltage reference, to a second voltage level referenced to a second voltage reference, while reducing the gate to source voltages on the output transistors. In one embodiment, the circuit includes six switches. A first switch receives the signal; a second switch receives an inverted representation of the signal; a third switch receives the output of the first switch; a fourth switch receives the output of the second switch; a fifth switch, referenced to the second voltage reference, has an input coupled with the output of the first switch and a control coupled with the output of the fourth switch; and a sixth switch, referenced to the second voltage reference, has an input coupled with the output of the second switch and has a control coupled with the output of the third switch.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: July 8, 2003
    Assignee: Cypress Semiconductor Corporation
    Inventors: Thomas M. Mnich, Ryan T. Hirose
  • Patent number: 6501696
    Abstract: A method for reading a memory cell comprising the steps of (A) raising a voltage level of a bitline of the memory cell above a predetermined level, (B) detecting a current flow generated on the bitline in response to the raised voltage level, and (C) coupling one or more sense nodes coupled to the bitline to a ground potential when the current flow is above a predetermined magnitude.
    Type: Grant
    Filed: May 15, 2001
    Date of Patent: December 31, 2002
    Assignee: Cypress Seminconductor Corp.
    Inventors: Thomas M. Mnich, John Eric Gross
  • Patent number: 5473326
    Abstract: A data compression and decompression method and apparatus utilizing a sliding window dictionary in combination with an adaptive dictionary. Incoming data moves through a buffer and is compared against both the sliding window dictionary and the adaptive dictionary, and matched data is replaced with a pointer to the dictionary entry. All incoming data is entered into the sliding window dictionary, but only data which satisfies certain criteria is entered into the adaptive dictionary.
    Type: Grant
    Filed: November 5, 1992
    Date of Patent: December 5, 1995
    Assignee: CERAM Incorporated
    Inventors: Gary L. Harrington, Thomas M. Mnich, William D. Miller
  • Patent number: 5262998
    Abstract: A dynamic memory device exhibits a sleep mode of operation, entered in response to a single externally-applied signal which need not be cycled. While in this sleep mode, the device does not respond to or require any of the usual DRAM control signals such a RAS, CAS, write enable, address inputs, data inputs, etc., so all of these signals may be in a quiescent state. An internal refresh counter is used to generate row addresses while in the sleep mode, and timing for the internal refresh is provided by an internal oscillator. The memory device cycles through a sequence of row addresses for refresh while in this sleep mode, using an internal refresh address counter, and this sequence may be maintained without interruption if the sleep mode is reentered within a normal refresh period after exiting the sleep mode.
    Type: Grant
    Filed: August 14, 1991
    Date of Patent: November 16, 1993
    Assignee: Micron Technology, Inc.
    Inventors: Thomas M. Mnich, William D. Miller