Patents by Inventor Thomas Marieb

Thomas Marieb has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11749560
    Abstract: Techniques are disclosed for providing cladded metal interconnects. Given an interconnect trench, a barrier layer is conformally deposited onto the bottom and sidewalls of the trench. A first layer of a bilayer adhesion liner is selectively deposited on the barrier layer, and a second layer of the bilayer adhesion liner is selectively deposited on the first layer. An interconnect metal is deposited into the trench above the bilayer adhesion liner. Any excess interconnect metal is recessed to get the top surface of the interconnect metal to a proper plane. Recessing the excess interconnect metal may include recessing previously deposited excess adhesion liner and barrier layer materials. The exposed top surface of the interconnect metal in the trench is then capped with the bilayer adhesion liner materials to provide a cladded metal interconnect core. In some embodiments, the adhesion liner is a single layer adhesion liner.
    Type: Grant
    Filed: September 25, 2018
    Date of Patent: September 5, 2023
    Assignee: Intel Corporation
    Inventors: Thomas Marieb, Zhiyong Ma, Miriam R. Reshotko, Christopher Jezewski, Flavio Griggio, Rahim Kasim, Nikholas G. Toledo
  • Publication number: 20200098619
    Abstract: Techniques are disclosed for providing cladded metal interconnects. Given an interconnect trench, a barrier layer is conformally deposited onto the bottom and sidewalls of the trench. A first layer of a bilayer adhesion liner is selectively deposited on the barrier layer, and a second layer of the bilayer adhesion liner is selectively deposited on the first layer. An interconnect metal is deposited into the trench above the bilayer adhesion liner. Any excess interconnect metal is recessed to get the top surface of the interconnect metal to a proper plane. Recessing the excess interconnect metal may include recessing previously deposited excess adhesion liner and barrier layer materials. The exposed top surface of the interconnect metal in the trench is then capped with the bilayer adhesion liner materials to provide a cladded metal interconnect core. In some embodiments, the adhesion liner is a single layer adhesion liner.
    Type: Application
    Filed: September 25, 2018
    Publication date: March 26, 2020
    Applicant: INTEL CORPORATION
    Inventors: Thomas Marieb, Zhiyong Ma, Miriam R. Reshotko, Christopher Jezewski, Flavio Griggio, Rahim Kasim, Nikholas G. Toledo
  • Patent number: 8421225
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Grant
    Filed: May 14, 2012
    Date of Patent: April 16, 2013
    Assignee: Intel Corporation
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobrinsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Publication number: 20120280387
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Application
    Filed: May 14, 2012
    Publication date: November 8, 2012
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobrinsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Patent number: 8203208
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Grant
    Filed: May 9, 2011
    Date of Patent: June 19, 2012
    Assignee: Intel Corporation
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobrinsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Publication number: 20110260319
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Application
    Filed: May 9, 2011
    Publication date: October 27, 2011
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobrinsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Patent number: 7973407
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Grant
    Filed: December 31, 2008
    Date of Patent: July 5, 2011
    Assignee: Intel Corporation
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobrinsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Publication number: 20090174070
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 9, 2009
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Y. Chan, Mauro J. Kobnnsky, Sarah E. Kim, Kevin P. O'Brien, Michael C. Harmes, Thomas Marieb
  • Publication number: 20050003650
    Abstract: Three-dimensional stacked substrate arrangements with reliable bonding and inter-substrate protection.
    Type: Application
    Filed: July 2, 2003
    Publication date: January 6, 2005
    Inventors: Shriram Ramanathan, Patrick Morrow, Scott List, Michael Chan, Mauro Kobrinsky, Sarah Kim, Kevin O'Brien, Michael Harmes, Thomas Marieb
  • Patent number: 6838299
    Abstract: A method of dicing a microelectronic device wafer comprising forming at least one trench in at least one dicing street on the microelectronic device wafer, wherein the trench prevents cracking and/or delamination problems in the interconnect layer of the microelectronic device wafers caused by a subsequent dicing by a wafer saw.
    Type: Grant
    Filed: November 28, 2001
    Date of Patent: January 4, 2005
    Assignee: Intel Corporation
    Inventors: Rose A. Mulligan, Jun He, Thomas Marieb, Susanne Menezes, Steven Towle
  • Patent number: 6794755
    Abstract: Described is a method and apparatus for altering the top surface of a metal interconnect. In one embodiment of the invention, a metal interconnect and a barrier layer are formed into an interlayer dielectric (ILD) and the metal interconnect and the barrier layer are planarized to the top of the ILD. The top surfaces of the metal interconnect, the barrier layer, and the ILD are altered with a second metal to form an electromigration barrier. In one embodiment of the invention, the second metal is prevented from contaminating the electrical resistivity of the metal interconnect.
    Type: Grant
    Filed: March 25, 2003
    Date of Patent: September 21, 2004
    Assignee: Intel Corporation
    Inventors: Jose A. Maiz, Xiaorong Morrow, Thomas Marieb, Carolyn Block, Jihperng Leu, Paul McGregor, Markus Kuhn, Mitchell C. Taylor
  • Patent number: 6740427
    Abstract: The invention relates to a ball limiting metallurgy stack for an electrical device that contains a tin diffusion barrier and thermo-mechanical buffer layer disposed upon a refractory metal first layer. The multi-diffusion barrier layer stack resists tin migration toward the upper metallization of the device.
    Type: Grant
    Filed: September 21, 2001
    Date of Patent: May 25, 2004
    Assignee: Intel Corporation
    Inventors: Madhav Datta, Dave Emory, Tzeun-luh Huang, Subhash M. Joshi, Christine A. King, Zhiyong Ma, Thomas Marieb, Michael Mckeag, Doowon Suh, Simon Yang
  • Publication number: 20040056329
    Abstract: Described is a method and apparatus for altering the top surface of a metal interconnect. In one embodiment of the invention, a metal interconnect and a barrier layer are formed into an interlaver dielectric (ILD) and the metal interconnect and the barrier layer are planarized to the top of the ILD. The top surfaces of the metal interconnect, the barrier layer, and the ILD are altered with a second metal to form an electromigration barrier. In one embodiment of the invention, the second metal is prevented from contaminating the electrical resistivity of the metal interconnect.
    Type: Application
    Filed: March 25, 2003
    Publication date: March 25, 2004
    Inventors: Jose A. Maiz, Xiaorong Morrow, Thomas Marieb, Carolyn Block, Jihperng Leu, Paul McGregor, Markus Kuhn, Mitchell C. Taylor
  • Publication number: 20040056366
    Abstract: Described is a method and apparatus for altering the top surface of a metal interconnect. In one embodiment of the invention, a metal interconnect and a barrier layer are formed into an interlayer dielectric (ILD) and the metal interconnect and the barrier layer are planarized to the top of the ILD. The top surfaces of the metal interconnect, the barrier layer, and the ILD are altered with a second metal to form an electromigration barrier. In one embodiment of the invention, the second metal is prevented from contaminating the electrical resistivity of the metal interconnect.
    Type: Application
    Filed: September 25, 2002
    Publication date: March 25, 2004
    Inventors: Jose A. Maiz, Xiaorong Morrow, Thomas Marieb, Carolyn Block, Jihperng Leu, Paul McGregor, Markus Kuhn, Mitchell C. Taylor
  • Patent number: 6646340
    Abstract: A thermally coupling electrically decoupling cooling device is described. The cooling device may be thermally disposed between a self-heating electrically conductive line and a semiconductor substrate to cool the line by transferring heat from the line to the substrate while blocking flow of current from the line to the substrate. The cooling device may contain a thermally conductive structure, such as a stack of vias and lines, to conduct heat away from the electrically conductive line, and a current blocking structure, such as a reverse biased diode or a capacitor, to block current flow into the substrate. Specific current blocking structures include a reverse biased diode containing an n-doped region and a p-doped region disposed between the thermally conductive structure and the substrate, and a capacitor containing a dielectric layer disposed between the thermally conductive structure and the semiconductor substrate.
    Type: Grant
    Filed: January 8, 2003
    Date of Patent: November 11, 2003
    Assignee: Intel Corporation
    Inventors: Timothy L. Deeter, Thomas Marieb, Daniel Murray, Daniel Pantuso, Sarangapani Sista
  • Publication number: 20030151131
    Abstract: A thermally coupling electrically decoupling cooling device is described. The cooling device may be thermally disposed between a self-heating electrically conductive line and a semiconductor substrate to cool the line by transferring heat from the line to the substrate while blocking flow of current from the line to the substrate. The cooling device may contain a thermally conductive structure, such as a stack of vias and lines, to conduct heat away from the electrically conductive line, and a current blocking structure, such as a reverse biased diode or a capacitor, to block current flow into the substrate. Specific current blocking structures include a reverse biased diode containing an n-doped region and a p-doped region disposed between the thermally conductive structure and the substrate, and a capacitor containing a dielectric layer disposed between the thermally conductive structure and the semiconductor substrate.
    Type: Application
    Filed: January 8, 2003
    Publication date: August 14, 2003
    Inventors: Timothy L. Deeter, Thomas Marieb, Daniel Murray, Daniel Pantuso, Sarangapani Sista
  • Publication number: 20030100143
    Abstract: A method of dicing a microelectronic device wafer comprising forming at least one trench in at least one dicing street on the microelectronic device wafer, wherein the trench prevents cracking and/or delamination problems in the interconnect layer of the microelectronic device wafers caused by a subsequent dicing by a wafer saw.
    Type: Application
    Filed: November 28, 2001
    Publication date: May 29, 2003
    Inventors: Rose A. Mulligan, Jun He, Thomas Marieb, Susanne Menezes, Steven Towle
  • Publication number: 20030059644
    Abstract: The invention relates to a ball limiting metallurgy stack for an electrical device that contains a tin diffusion barrier and thermo-mechanical buffer layer disposed upon a refractory metal first layer. The multi-diffusion barrier layer stack resists tin migration toward the upper metallization of the device.
    Type: Application
    Filed: September 21, 2001
    Publication date: March 27, 2003
    Applicant: Intel Corporation
    Inventors: Madhav Datta, Dave Emory, Tzeun-luh Huang, Subhash M. Joshi, Christine A. King, Zhiyong Ma, Thomas Marieb, Michael Mckeag, Doowon Suh, Simon Yang
  • Patent number: 6525419
    Abstract: A thermally coupling electrically decoupling cooling device is described. The cooling device may be thermally disposed between a self-heating electrically conductive line and a semiconductor substrate to cool the line by transferring heat from the line to the substrate while blocking flow of current from the line to the substrate. The cooling device may contain a thermally conductive structure, such as a stack of vias and lines, to conduct heat away from the electrically conductive line, and a current blocking structure, such as a reverse biased diode or a capacitor, to block current flow into the substrate. Specific current blocking structures include a reverse biased diode containing an n-doped region and a p-doped region disposed between the thermally conductive structure and the substrate, and a capacitor containing a dielectric layer disposed between the thermally conductive structure and the semiconductor substrate.
    Type: Grant
    Filed: February 14, 2002
    Date of Patent: February 25, 2003
    Assignee: Intel Corporation
    Inventors: Timothy L. Deeter, Thomas Marieb, Daniel Murray, Daniel Pantuso, Sarangapani Sista
  • Patent number: 6309956
    Abstract: The present invention relates to semiconductor devices. More specifically, the invention discloses the use of dummy structures to improve thermal conductivity, reduce dishing and strengthen layers formed with low dielectric constant materials.
    Type: Grant
    Filed: August 10, 1999
    Date of Patent: October 30, 2001
    Assignee: Intel Corporation
    Inventors: Chien Chiang, David B. Fraser, Anne S. Mack, Jin Lee, Sing-Mo Tzeng, Chuanbin Pan, Vicky Ochoa, Thomas Marieb, Sychyi Fang