Patents by Inventor Thomas N. Marieb

Thomas N. Marieb has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7220674
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Grant
    Filed: June 1, 2004
    Date of Patent: May 22, 2007
    Assignee: Intel Corporation
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Patent number: 6977220
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Grant
    Filed: June 2, 2004
    Date of Patent: December 20, 2005
    Assignee: Intel Corporation
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Publication number: 20040224507
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Application
    Filed: June 2, 2004
    Publication date: November 11, 2004
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Publication number: 20040219788
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Application
    Filed: June 1, 2004
    Publication date: November 4, 2004
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Patent number: 6800554
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Grant
    Filed: December 18, 2000
    Date of Patent: October 5, 2004
    Assignee: Intel Corporation
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Patent number: 6777810
    Abstract: An interconnection of an aluminum-copper-titanium alloy containing about 0.1 atomic percent titanium.
    Type: Grant
    Filed: February 19, 1999
    Date of Patent: August 17, 2004
    Assignee: Intel Corporation
    Inventors: Donald S. Gardner, Thomas N. Marieb
  • Publication number: 20020093103
    Abstract: An interconnection of an aluminum-copper-Group IVA metal alloy.
    Type: Application
    Filed: February 19, 1999
    Publication date: July 18, 2002
    Inventors: DONALD S. GARDNER, THOMAS N. MARIEB
  • Publication number: 20020076925
    Abstract: Formation of copper alloy interconnect lines on integrated circuits includes introducing dopant elements into a copper layer. Copper alloy interconnect lines may be formed by providing a doping layer over a copper layer, driving dopant material into the copper layer with a high temperature step, and polishing the copper layer to form individual lines. Copper alloy interconnect lines may be formed by implanting dopants into individual lines. Copper alloy interconnect lines may be formed by providing a doped seed layer with a capping layer to prevent premature oxidation, forming an overlying copper layer, driving in the dopants, and polishing to form individual lines.
    Type: Application
    Filed: December 18, 2000
    Publication date: June 20, 2002
    Inventors: Thomas N. Marieb, Paul McGregor, Carolyn Block, Shu Jin
  • Patent number: 6100709
    Abstract: A wafer testing rig includes a stand, a first contact component, a second contact component and a biasing device. The first contact component is mounted to the stand. The second contact component is mounted to the stand for movement towards and away from the first contact component. The first and second contact components are shaped so that a wafer, when located between the contact components, is deflected into a dome shape when the second contact component is moved towards the first contact component. The biasing device is operable to move the second contact component towards and away from the first contact component. An electrical tester is provided to test the wafer.
    Type: Grant
    Filed: May 29, 1998
    Date of Patent: August 8, 2000
    Assignee: Intel Corporation
    Inventors: Thomas N. Marieb, Krishna Seshan, Donald L. Scharfetter