Patents by Inventor Thomas P. Remmel

Thomas P. Remmel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7898059
    Abstract: A method of making a semiconductor device includes the steps of: providing a semiconductor substrate (110, 510, 1010, 1610) having a patterned interconnect layer (120, 520, 1020, 1620) formed thereon; depositing a first dielectric material (130, 530, 1030, 1630) over the interconnect layer; depositing a first electrode material (140, 540, 1040, 1640) over the first dielectric material; depositing a second dielectric material (150, 550, 1050, 1650) over the first electrode material; depositing a second electrode material (160, 560, 1060, 1660) over the second dielectric material; patterning the second electrode material to form a top electrode (211, 611, 1111, 1611) of a first capacitor (210, 710, 1310, 1615); and patterning the first electrode material to form a top electrode (221, 721, 1221, 1621) of a second capacitor (220, 720, 1320, 1625), to form an electrode (212, 712, 1212, 1612) of the first capacitor, and to define a resistor (230, 730, 1330).
    Type: Grant
    Filed: April 20, 2009
    Date of Patent: March 1, 2011
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Thomas P. Remmel, Peter Zurcher, Sriram Kalpat, Melvy F. Miller
  • Publication number: 20090224365
    Abstract: A method of making a semiconductor device includes the steps of: providing a semiconductor substrate (110, 510, 1010, 1610) having a patterned interconnect layer (120, 520, 1020, 1620) formed thereon; depositing a first dielectric material (130, 530, 1030, 1630) over the interconnect layer; depositing a first electrode material (140, 540, 1040, 1640) over the first dielectric material; depositing a second dielectric material (150, 550, 1050, 1650) over the first electrode material; depositing a second electrode material (160, 560, 1060, 1660) over the second dielectric material; patterning the second electrode material to form a top electrode (211, 611, 1111, 1611) of a first capacitor (210, 710, 1310, 1615); and patterning the first electrode material to form a top electrode (221, 721, 1221, 1621) of a second capacitor (220, 720, 1320, 1625), to form an electrode (212, 712, 1212, 1612) of the first capacitor, and to define a resistor (230, 730, 1330).
    Type: Application
    Filed: April 20, 2009
    Publication date: September 10, 2009
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Thomas P. Remmel, Sriram Kalpat, Melvy F. Miller, Peter Zurcher
  • Patent number: 7535079
    Abstract: A method of making a semiconductor device includes the steps of: providing a semiconductor substrate (110, 510, 1010, 1610) having a patterned interconnect layer (120, 520, 1020, 1620) formed thereon; depositing a first dielectric material (130, 530, 1030, 1630) over the interconnect layer; depositing a first electrode material (140, 540, 1040, 1640) over the first dielectric material; depositing a second dielectric material (150, 550, 1050, 1650) over the first electrode material; depositing a second electrode material (160, 560, 1060, 1660) over the second dielectric material; patterning the second electrode material to form a top electrode (211, 611, 1111, 1611) of a first capacitor (210, 710, 1310, 1615); and patterning the first electrode material to form a top electrode (221, 721, 1221, 1621) of a second capacitor (220, 720, 1320, 1625), to form an electrode (212, 712, 1212, 1612) of the first capacitor, and to define a resistor (230, 730, 1330).
    Type: Grant
    Filed: September 4, 2007
    Date of Patent: May 19, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Thomas P. Remmel, Sriram Kalpat, Melvy F. Miller, Peter Zurcher
  • Publication number: 20080128901
    Abstract: Semiconductor devices (300, 400, and 500) including an integrated circuit (IC) device (100) coupled to a micro-electro-mechanical systems (MEMS) device (200) and a method (600) for producing same are disclosed. The IC device includes a die seal ring (130) and the MEMS device includes a MEMS seal ring (230), and the IC device is coupled to the MEMS device via the die seal ring and the MEMS seal ring. The MEMS device may include one or more passive devices (450, 475) coupled to it. Moreover, a substrate (510) including an aperture (550) may be coupled to the passive device, wherein the aperture enables the passive device to be trimmed after being disposed on the MEMS device. The semiconductor devices include an RF signal path (486) and at least one other signal path (482 and 484), wherein the other signal path(s) may be an analog and/or a digital signal path.
    Type: Application
    Filed: November 30, 2006
    Publication date: June 5, 2008
    Inventors: Peter Zurcher, Carl E. D'Acosta, Thomas P. Remmel
  • Patent number: 7306986
    Abstract: A method of making a semiconductor device includes the steps of: providing a semiconductor substrate (110, 510, 1010, 1610) having a patterned interconnect layer (120, 520, 1020, 1620) formed thereon; depositing a first dielectric material (130, 530, 1030, 1630) over the interconnect layer; depositing a first electrode material (140, 540, 1040, 1640) over the first dielectric material; depositing a second dielectric material (150, 550, 1050, 1650) over the first electrode material; depositing a second electrode material (160, 560, 1060, 1660) over the second dielectric material; patterning the second electrode material to form a top electrode (211, 611, 1111, 1611) of a first capacitor (210, 710, 1310, 1615); and patterning the first electrode material to form atop electrode (221, 721, 1221, 1621) of a second capacitor (220, 720, 1320, 1625), to form an electrode (212, 712, 1212, 1612) of the first capacitor, and to define a resistor (230, 730, 1330).
    Type: Grant
    Filed: June 9, 2005
    Date of Patent: December 11, 2007
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Thomas P. Remmel, Sriram Kalpat, Melvy F. Miller, Peter Zurcher
  • Patent number: 6919244
    Abstract: A method of making a semiconductor device includes the steps of: providing a semiconductor substrate (110, 510, 1010, 1610) having a patterned interconnect layer (120, 520, 1020, 1620) formed thereon; depositing a first dielectric material (130, 530, 1030, 1630) over the interconnect layer; depositing a first electrode material (140, 540, 1040, 1640) over the first dielectric material; depositing a second dielectric material (150, 550, 1050, 1650) over the first electrode material; depositing a second electrode material (160, 560, 1060, 1660) over the second dielectric material; patterning the second electrode material to form a top electrode (211, 611, 1111, 1611) of a first capacitor (210, 710, 1310, 1615); and patterning the first electrode material to form a top electrode (221, 721, 1221, 1621) of a second capacitor (220, 720, 1320, 1625), to form an electrode (212, 712, 1212, 1612) of the first capacitor, and to define a resistor (230, 730, 1330).
    Type: Grant
    Filed: March 10, 2004
    Date of Patent: July 19, 2005
    Assignee: Motorola, Inc.
    Inventors: Thomas P. Remmel, Sriram Kalpat, Melvy F. Miller, Peter Zurcher