Patents by Inventor Thomas W. Fitzgerald

Thomas W. Fitzgerald has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5436996
    Abstract: A waferboard assembly incorporates mechanical registration features into a substrate platform to facilitate the passive alignment of lasers integrated on a chip to fibers in integral contact with the substrate. The waferboard includes two front pedestal structures and one side pedestal structure, and two vertical post structures within a mounting region defined by the pedestal struutures. The laser chip is mounted on the vertical post structures, and placed in concurrent abutting contact with the pedestal structures. The waferboard is fabricated by etching the substrate to form the front and side pedestal structures, and etching the substrate to define the grooves. In order to form the post structures, a polyimide material is deposited on the substrate using an appropriate mask.
    Type: Grant
    Filed: September 28, 1994
    Date of Patent: July 25, 1995
    Assignee: GTE Laboratories Incorporated
    Inventors: Marvin Tabasky, Victor Cataldo, Thomas W. Fitzgerald, Jagannath Chirravuri, Craig A. Armiento, Paul O. Haugasjaa
  • Patent number: 5268066
    Abstract: A waferboard assembly incorporates mechanical registration features into a substrate platform to facilitate the passive alignment of lasers integrated on a chip to fibers in integral contact with the substrate. The waferboard includes two front pedestal structures and one side pedestal structure, and two vertical post structures within a mounting region defined by the pedestal structures. The laser chip is mounted on the vertical post structures, and placed in concurrent abutting contact with the pedestal structures. The waferboard is fabricated by etching the substrate to form the front and side pedestal structures, and etching the substrate to define the grooves. In order to form the post structures, a polyimide material is deposited on the substrate using an appropriate mask.
    Type: Grant
    Filed: December 30, 1992
    Date of Patent: December 7, 1993
    Assignee: GTE Laboratories Incorporated
    Inventors: Marvin Tabasky, Victor Cataldo, Thomas W. Fitzgerald, Jagannath Chirravuri, Craig A. Armiento, Paul O. Haugsjaa
  • Patent number: 5182782
    Abstract: A waferboard assembly incorporates mechanical registration features into a substrate platform to facilitate the passive alignment of lasers integrated on a chip to fibers in integral contact with the substrate. The waferboard includes two front pedestal structures and one side pedestal structure, and two vertical post structures within a mounting region defined by the pedestal structures. The laser chip is mounted on the vertical post structures, and placed in concurrent abutting contact with the pedestal structures. The waferboard is fabricated by etching the substrate to form the front and side pedestal structures, and etching the substrate to define the grooves. In order to form the post structures, a polyimide material is deposited on the substrate using an appropriate mask.
    Type: Grant
    Filed: January 7, 1992
    Date of Patent: January 26, 1993
    Assignee: GTE Laboratories Incorporated
    Inventors: Marvin Tabasky, Victor Cataldo, Thomas W. Fitzgerald, Jagannath Chirravuri, Craig A. Armiento, Paul O. Haugsjaa
  • Patent number: 5163108
    Abstract: A method of passively aligning optical receiving elements such as fibers to the active elements of a light generating chip includes the steps of forming two front and one side pedestal structures on the surface of a substrate body, defining a vertical sidewall of the chip to form a mating channel having an edge at a predetermined distance from the first active element, mounting the chip epi-side down on the substrate surface, and positioned the fibers in fiber-receiving channels so that a center line of each fiber is aligned to a center line of a respective active element. When mounted, the front face of the chip is abutting the contact surfaces of the two front pedestals, and the defined sidewall of the mating channel is abutting the contact surface of the side pedestal. The passive alignment procedure is also effective in aligning a single fiber to a single active element.
    Type: Grant
    Filed: August 2, 1991
    Date of Patent: November 10, 1992
    Assignee: GTE Laboratories Incorporated
    Inventors: Craig A. Armiento, Chirravuri Jagannath, Marvin J. Tabasky, Thomas W. Fitzgerald, Harry F. Lockwood, Paul O. Haugsjaa, Mark A. Rothman, Vincent J. Barry, Margaret B. Stern
  • Patent number: 5077878
    Abstract: A method of passively aligning optical receiving elements such as fibers to the active elements of a light generating chip includes the steps of forming two front and one side pedestal structures on the surface of a substrate body, defining a vertical sidewall of the chip to form a mating channel having an edge at a predetermined distance from the first active element, mounting the chip epi-side down on the substrate surface, and positioning the fibers in fiber-receiving channels to that a center line of each fiber is aligned to a center line of a respective active element. When mounted, the front face of the chip is abutting the contact surfaces of the two front pedestals, and the defined sidewall of the mating channel is abutting the contact surface of the side pedestal. The passive alignment procedure is also effective in aligning a single fiber to a single active element.
    Type: Grant
    Filed: July 11, 1990
    Date of Patent: January 7, 1992
    Assignee: GTE Laboratories Incorporated
    Inventors: Craig A. Armiento, Chirravuri Jagannath, Marvin J. Tabasky, Thomas W. Fitzgerald, Harry F. Lockwood, Paul O. Haugsjaa, Mark A. Rothman, Vincent J. Barry, Margaret B. Stern
  • Patent number: 4659427
    Abstract: A process for enhanced formation of vias in multilevel conductive structures for integrated circuit devices. A semiconductor wafer, bearing a multilayered first level metalization characterized by a tungsten alloy top layer, is annealed in a suitable ambient so as to form a distinctly colored superficial film atop the first level metalization. The interlevel dielectric is then deposited and subsequently selectively dry etched until the film becomes discernible, the film itself serving as an etch stop so as to protect the top layer of the first level metalization. Exposed portions of the superficial film are then removed through a standard plasma etch step. Remaining areas of the film promote intimate binding between the first level metalization and the interlevel dielectric.
    Type: Grant
    Filed: December 31, 1984
    Date of Patent: April 21, 1987
    Assignee: GTE Laboratories Incorporated
    Inventors: Vincent J. Barry, Brenda A. Boucher-Puputti, Thomas W. Fitzgerald, Edward J. Bawolek