Patents by Inventor Thuan Trinh

Thuan Trinh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240127890
    Abstract: In one example, a non-volatile memory system, comprises an array of non-volatile memory cells arranged in rows and columns, each non-volatile memory cell comprising a source and a drain; a plurality of bit lines, each of the plurality of bit lines coupled to the drain or each non-volatile memory cell in a column of non-volatile memory cells; a source line coupled to the source of each non-volatile memory cell; and an adaptive bias decoder for providing a voltage to an erase gate line of the array during an operation, wherein the adaptive bias decoder adjusts the voltage provided to the erase gate line in response to changes in a voltage of the source line.
    Type: Application
    Filed: December 11, 2023
    Publication date: April 18, 2024
    Inventors: Hieu Van Tran, THUAN VU, STANLEY HONG, STEPHEN TRINH, ANH LY, NHAN DO, MARK REITEN
  • Publication number: 20240119272
    Abstract: In one example, a system comprises an analog neural memory array comprising a plurality of non-volatile memory cells arranged into rows and columns; and a voltage generator to provide a voltage to one or more rows of the analog neural memory array, the voltage generator comprising a voltage ladder to generate a plurality of voltages according to a logarithmic formula.
    Type: Application
    Filed: December 13, 2023
    Publication date: April 11, 2024
    Inventors: HIEU VAN TRAN, THUAN VU, STANLEY HONG, STEPHEN TRINH, STEVEN LEMKE, LOUISA SCHNEIDER, NHAN DO
  • Publication number: 20240112736
    Abstract: In one example, a non-volatile memory system, comprises an array of non-volatile memory cells arranged in rows and columns, each non-volatile memory cell comprising a source and a drain; a plurality of bit lines, each of the plurality of bit lines coupled to the drain or each non-volatile memory cell in a column of non-volatile memory cells; a source line coupled to the source of each non-volatile memory cell; and an adaptive bias decoder for providing a voltage to the source line of the array during operation.
    Type: Application
    Filed: December 11, 2023
    Publication date: April 4, 2024
    Inventors: Hieu Van Tran, Thuan Vu, Stanley Hong, Stephen Trinh, Anh Ly, Nhan Do, Mark Reiten
  • Publication number: 20240112729
    Abstract: Numerous examples are disclosed of programming multiple rows in an array in an artificial neural network as part of a single programming operation. In one example, a method comprises ramping up an output of a high voltage generator to a first voltage level; while maintaining the output of the high voltage generator at the first voltage level, programming a plurality of words of K rows of memory cells in an array of memory cells using the output of the high voltage generator, where K>1; and after the programming, ramping down the output of the high voltage generator to a second voltage level.
    Type: Application
    Filed: December 6, 2022
    Publication date: April 4, 2024
    Inventors: Hieu Van TRAN, Stephen TRINH, Stanley HONG, Thuan VU, Anh LY, Fan LUO
  • Publication number: 20240112003
    Abstract: Numerous examples are disclosed of output circuitry and associated methods in an artificial neural network. In one example, a system comprises an array of non-volatile memory cells arranged into rows and columns, an output block to convert current from columns of the array into a first digital output during a first time period and a second digital output during a second time period, a first output register to store the first digital output during the first time period and to output the stored first digital output during the second time period, and a second output register to store the second digital output during the second time period and to output the stored second digital output during a third time period.
    Type: Application
    Filed: December 8, 2022
    Publication date: April 4, 2024
    Inventors: HIEU VAN TRAN, STEPHEN TRINH, STANLEY HONG, THUAN VU, NGHIA LE, HIEN PHAM
  • Publication number: 20240104357
    Abstract: Numerous examples are disclosed of input circuitry and associated methods in an artificial neural network. In one example, a system comprises a plurality of address decoders to receive an address and output a plurality of row enabling signals in response to the address; a first plurality of registers to store, sequentially, activation data in response to the plurality of row enabling signals; and a second plurality of registers to store, in parallel, activation data received from the first plurality of registers.
    Type: Application
    Filed: December 8, 2022
    Publication date: March 28, 2024
    Inventors: Hieu Van Tran, Stephen Trinh, Stanley Hong, Thuan Vu, Nghia Le, Hien Pham
  • Publication number: 20240105263
    Abstract: In one example, a non-volatile memory system comprises an array of non-volatile memory cells arranged in rows and columns, each non-volatile memory cell comprising a source and a drain; a plurality of bit lines, each of the plurality of bit lines coupled to the drain of each non-volatile memory cell in a column of non-volatile memory cells; a source line coupled to the source of each non-volatile memory cell; and an adaptive bias decoder for providing a voltage to a word line of the array during an operation, wherein the adaptive bias decoder adjusts the voltage provided to the word line in response to changes in a voltage of the source line.
    Type: Application
    Filed: December 11, 2023
    Publication date: March 28, 2024
    Applicant: Silicon Storage Technology, Inc.
    Inventors: Hieu Van TRAN, Thuan VU, Stanley HONG, Stephen TRINH, Anh LY, Nhan DO, Mark REITEN
  • Publication number: 20240104164
    Abstract: Numerous examples are disclosed of verification circuitry and associated methods in an artificial neural network. In one example, a system comprises a vector-by-matrix multiplication array comprising a plurality of non-volatile memory cells arranged in rows and columns, the non-volatile memory cells respectively capable of storing one of N possible levels corresponding to one of N possible currents, and a plurality of output blocks to receive current from respective columns of the vector-by-matrix multiplication array and generate voltages during a verify operation of the vector-by-matrix multiplication and generate digital outputs during a read operation of the vector-by-matrix multiplication.
    Type: Application
    Filed: December 13, 2022
    Publication date: March 28, 2024
    Inventors: HIEU VAN TRAN, STEPHEN TRINH, STANLEY HONG, THUAN VU, DUC NGUYEN, HIEN HO PHAM
  • Publication number: 20240098991
    Abstract: In one example, a system comprises an array comprising selected memory cells; an input block configured to apply, to each selected memory cell, a series of input signals to a terminal of the selected memory cell in response to a series of input bits; and an output block for generating an output of the selected memory cells, the output block comprising an analog-to-digital converter to convert current from the selected memory cells into a digital value, a shifter, an adder, and a register; wherein the shifter, adder, and register are configured to receive a series of digital values in response to the series of input bits, shift each digital value in the series of digital values based on a bit location of an input bit within the series of input bits, and add results of the shift operations to generate an output indicating values stored in the selected memory cells.
    Type: Application
    Filed: November 27, 2023
    Publication date: March 21, 2024
    Inventors: Hieu Van Tran, Thuan Vu, Stephen Trinh, Stanley Hong, Toan Le, Nghia Le, Hien Pham
  • Patent number: 11935594
    Abstract: Various embodiments of tandem row decoders are disclosed. Each embodiment of a tandem row decoder comprises a word line decoder and a control gate decoder. The tandem row decoder exhibits reduced leakage current on the word line and the control gate line when the tandem row decoder is not enabled.
    Type: Grant
    Filed: February 15, 2022
    Date of Patent: March 19, 2024
    Assignee: SILICON STORAGE TECHNOLOGY, INC.
    Inventors: Hieu Van Tran, Thuan Vu, Stanley Hong, Stephen Trinh, Anh Ly
  • Publication number: 20240079064
    Abstract: In one example, a system comprises a neural network array of non-volatile memory cells arranged in rows and columns; and a logical cell comprising a first plurality of non-volatile memory cells in a first row of the array and a second plurality of non-volatile memory cells in a second row adjacent to the first row; wherein the first plurality of non-volatile memory cells and the second plurality of non-volatile memory cells are configured as one or more coarse cells and one or more fine cells.
    Type: Application
    Filed: April 26, 2023
    Publication date: March 7, 2024
    Inventors: Hieu Van Tran, Stanley Hong, Stephen Trinh, Thuan Vu, Steven Lemke, Vipin Tiwari, Nhan Do
  • Patent number: 11915747
    Abstract: Numerous examples for performing tuning of a page or a word of non-volatile memory cells in an analog neural memory are disclosed. In one example, an analog neural memory system comprises an array of non-volatile memory cells arranged into rows and columns, each non-volatile memory cell comprising a word line terminal, a bit line terminal, and an erase gate terminal; a plurality of word lines, each word line coupled to word line terminals of a row of non-volatile memory cells; a plurality of bit lines, each bit line coupled to bit line terminals of a column of non-volatile memory cells; and a plurality of erase gate enable transistors, each erase gate enable transistor coupled to erase gate terminals of a word of non-volatile memory cells.
    Type: Grant
    Filed: July 1, 2022
    Date of Patent: February 27, 2024
    Assignee: SILICON STORAGE TECHNOLOGY, INC.
    Inventors: Hieu Van Tran, Thuan Vu, Stephen Trinh, Stanley Hong, Anh Ly, Steven Lemke, Vipin Tiwari, Nhan Do
  • Publication number: 20100081171
    Abstract: This invention relates to a method for producing cells which are competent for transformation and which may be stably stored for extended periods of time at various temperatures. The method involves growing cells in a growth conducive medium, rendering said cells competent, and lyophilizing said competent cells. The invention further relates to competent cells produced by such a method, to methods of transforming said cells with a DNA molecule, and to a method of producing a desired protein or polypeptide from said transformed cells.
    Type: Application
    Filed: December 3, 2009
    Publication date: April 1, 2010
    Applicant: LIFE TECHNOLOGIES CORPORATION
    Inventors: Joel A. Jessee, Fredric R. Bloom, Thuan Trinh
  • Patent number: 7648832
    Abstract: This invention relates to a method for producing cells which are competent for transformation and which may be stably stored for extended periods of time at various temperatures. The method involves growing cells in a growth conducive medium, rendering said cells competent, and lyophilizing said competent cells. The invention further relates to competent cells produced by such a method, to methods of transforming said cells with a DNA molecule, and to a method of producing a desired protein or polypeptide from said transformed cells.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: January 19, 2010
    Assignee: Life Technologies, Corp.
    Inventors: Joel A. Jessee, Fredric R. Bloom, Thuan Trinh
  • Publication number: 20060014255
    Abstract: This invention relates to a method for producing cells which are competent for transformation and which may be stably stored for extended periods of time at various temperatures. The method involves growing cells in a growth conducive medium, rendering said cells competent, and lyophilizing said competent cells. The invention further relates to competent cells produced by such a method, to methods of transforming said cells with a DNA molecule, and to a method of producing a desired protein or polypeptide from said transformed cells.
    Type: Application
    Filed: August 31, 2005
    Publication date: January 19, 2006
    Inventors: Joel Jessee, Fredric Bloom, Thuan Trinh
  • Patent number: 6960464
    Abstract: This invention relates to a method for producing cells which are competent for transformation and which may be stably stored for extended periods of time at various temperatures. The method involves growing cells in a growth conducive medium, rendering said cells competent, and lyophilizing said competent cells. The invention further relates to competent cells produced by such a method, to methods of transforming said cells with a DNA molecule, and to a method of producing a desired protein or polypeptide from said transformed cells.
    Type: Grant
    Filed: April 11, 2002
    Date of Patent: November 1, 2005
    Assignee: Invitrogen Corporation
    Inventors: Joel A. Jessee, Fredric R. Bloom, Thuan Trinh
  • Publication number: 20020164771
    Abstract: This invention relates to a method for producing cells which are competent for transformation and which may be stably stored for extended periods of time at various temperatures. The method involves growing cells in a growth conducive medium, rendering said cells competent, and lyophilizing said competent cells. The invention further relates to competent cells produced by such a method, to methods of transforming said cells with a DNA molecule, and to a method of producing a desired protein or polypeptide from said transformed cells.
    Type: Application
    Filed: April 11, 2002
    Publication date: November 7, 2002
    Applicant: Invitrogen Corporation
    Inventors: Joel A. Jessee, Fredric R. Bloom, Thuan Trinh
  • Publication number: 20020127587
    Abstract: The present invention relates generally to compositions, methods and kits for use in clarification and viscosity reduction of biological samples. More specifically, the invention relates to such compositions, methods and kits that are useful in the isolation of biological macromolecules from cells (e.g., bacterial cells, animal cells, fungal cells, viruses, yeast cells or plant cells) via lysis and one or more additional isolation procedures, such as one or more filtration procedures. In particular, the invention relates to compositions, methods and kits wherein biological macromolecules are isolated using a filter, where the pore size increases in the direction of sample flow. The compositions, methods and kits of the invention are suitable for isolating a variety of forms of biological macromolecules from cells. The compositions, methods and kits of the invention are particularly well-suited for rapid isolation of nucleic acid molecules from bacterial cells.
    Type: Application
    Filed: February 13, 2002
    Publication date: September 12, 2002
    Inventors: Domenica Simms, Thuan Trinh