Patents by Inventor Tian Hu

Tian Hu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240122473
    Abstract: Meta-lens based ocular imaging, near-eye display, and eye-tracking systems are described. The systems can include a single focusing optic and an integrated circuit that provides illumination light and includes an imaging array. The focusing optic includes meta-atoms formed on a substrate. The systems may have no moving parts and achieve imaging or image-projection fields-of-view approaching or exceeding 180 degrees. Because of their low part count, the systems can be robust and have a very small form factor.
    Type: Application
    Filed: December 14, 2023
    Publication date: April 18, 2024
    Applicant: Massachusetts Institute of Technology
    Inventors: Juejun Hu, Tian GU, Mikhail Shalaginov, Fan YANG
  • Publication number: 20240125591
    Abstract: A wide field-of-view sensor or projector includes a transparent substrate with one or more apertures on one side, and one or more chip stacks joined to the opposite side. Each chip stack includes a flat optics layer (e.g., metasurface), at least one spacer layer, an optional filter layer, and either an image sensor or a light source. In one example, two apertures and two corresponding chip stacks are provided; both chip stacks include image sensors but different metasurfaces and filters to capture different information from the scene. In an alternative embodiment, the two chip stacks include a light source and an image sensor, to function as a light projector and a light receiver, respectively. In other examples, two apertures and a single chip stack are provided, where the single chip stack include two metasurface and/or two filters corresponding to the two apertures.
    Type: Application
    Filed: October 12, 2023
    Publication date: April 18, 2024
    Applicant: 2Pi Inc.
    Inventors: Tian GU, Fan YANG, Mikhail Y. SHALAGINOV, Xiaochen SUN, Juejun HU
  • Patent number: 11958209
    Abstract: A delignified wood material is formed by removing substantially all of the lignin from natural wood. The resulting delignified wood retains cellulose-based lumina of the natural wood, with nanofibers of the cellulose microfibrils being substantially aligned along a common direction. The unique microstructure and composition of the delignified wood can provide advantageous thermal insulation and mechanical properties, among other advantages described herein. The thermal and mechanical properties of the delignified wood material can be tailored by pressing or densifying the delignified wood, with increased densification yielding improved strength and thermal conductivity. The chemical composition of the delignified wood also offers unique optical properties that enable passive cooling under solar illumination.
    Type: Grant
    Filed: September 14, 2018
    Date of Patent: April 16, 2024
    Assignee: UNIVERSITY OF MARYLAND, COLLEGE PARK
    Inventors: Liangbing Hu, Tian Li, Jianwei Song, Chaoji Chen
  • Patent number: 11954011
    Abstract: An apparatus and a method for executing a customized production line using an artificial intelligence development platform, a computing device and a computer readable storage medium are provided. The apparatus includes: a production line executor configured to generate a native form of the artificial intelligence development platform based on a file set, the native form to be sent to a client accessing the artificial intelligence development platform so as to present a native interactive page of the artificial intelligence development platform; and a standardized platform interface configured to provide an interaction channel between the production line executor and the artificial intelligence development platform. The production line executor is further configured to generate an intermediate result by executing processing logic defined in the file set and to process the intermediate result by interacting with the artificial intelligence development platform via the standardized platform interface.
    Type: Grant
    Filed: October 28, 2020
    Date of Patent: April 9, 2024
    Assignee: BEIJING BAIDU NETCOM SCIENCE AND TECHNOLOGY CO., LTD.
    Inventors: Yongkang Xie, Ruyue Ma, Zhou Xin, Hao Cao, Kuan Shi, Yu Zhou, Yashuai Li, En Shi, Zhiquan Wu, Zihao Pan, Shupeng Li, Mingren Hu, Tian Wu
  • Publication number: 20240113089
    Abstract: A semiconductor package and a manufacturing method thereof are provided. The semiconductor package includes a die, an underfill layer, a patterned dielectric layer and a plurality of conductive terminals. The die has a front surface and a back surface opposite to the front surface. The underfill layer encapsulates the die, wherein a surface of the underfill layer and the back surface of the die are substantially coplanar to one another. The patterned dielectric layer is disposed on the back surface of the die. The conductive terminals are disposed on and in contact with a surface of the patterned dielectric layer and partially embedded in the patterned dielectric layer to be in contact with the die, wherein a portion of the surface of the patterned dielectric layer that directly under each of the conductive terminals is substantially parallel with the back surface of the die.
    Type: Application
    Filed: January 10, 2023
    Publication date: April 4, 2024
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Po-Han Wang, Sih-Hao Liao, Yu-Hsiang Hu, Hung-Jui Kuo
  • Patent number: 11944636
    Abstract: This invention discloses a medicinal composition includes a non-coding RNA molecule and an antibody targeting a tumor antigen for preventing and/or treating cancer. This invention uses the synergistic combination of a non-coding RNA molecule or its functional variant or homologue, and an antibody targeting a tumor antigen to prevent and/or treat cancer, thereby providing a novel and effective method in preventing and/or treating various cancers.
    Type: Grant
    Filed: November 11, 2020
    Date of Patent: April 2, 2024
    Assignee: Macau University of Science and Technology
    Inventors: Zhi-Hong Jiang, Lee-Fong Yau, Tian-Tian Tong, Hao Huang, Kua Hu, Elaine Lai-Han Leung
  • Patent number: 11917750
    Abstract: A shielding structure for a system-in-package includes a substrate having stacked first ground planes in the substrate, a second ground plane on a surface of the substrate, and a ground pad arranged along an edge of the substrate disposed on the second ground plane. In addition, ground holes disposed in the substrate electrically couple the adjacent ground planes. The ground holes are arranged in a ring around a board body and spacing between the adjacent ground holes is less than a specified distance in an arrangement that defines a Faraday cage. A device is disposed on the opposing surface of the substrate and a package layer is disposed on the device.
    Type: Grant
    Filed: February 17, 2020
    Date of Patent: February 27, 2024
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Huijuan Wang, Jinsen Cai, Bin Hu, Bo Kong, Tian Zhao
  • Publication number: 20230369158
    Abstract: A semiconductor device includes an encapsulant including a first hollow region, a sensing die in the first hollow region of the encapsulant, and a redistribution structure disposed on the encapsulant and the sensing die and electrically coupled to the sensing die. A top width of the hollow region is greater than a bottom width of the hollow region. The redistribution structure includes a second hollow region which exposes a sensing area of the sensing die, and the redistribution structure is slanted downward from an edge of the device toward the sensing area.
    Type: Application
    Filed: July 25, 2023
    Publication date: November 16, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Chi Chu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao, Tian Hu
  • Patent number: 11764124
    Abstract: A semiconductor package includes a semiconductor die including a sensing component, an encapsulant laterally covering the semiconductor die, a through insulator via (TIV) and a dummy TIV penetrating through the encapsulant, a patterned dielectric layer disposed on the top surfaces of the encapsulant and the semiconductor die, a conductive pattern disposed on and inserted into the patterned dielectric layer to be in contact with the TIV and the semiconductor die, and a first dummy conductive pattern disposed on the patterned dielectric layer and connected to the dummy TIV. The top surface of the encapsulant is above and rougher than a top surface of the semiconductor die, and the sensing component is accessibly exposed by the patterned dielectric layer.
    Type: Grant
    Filed: March 27, 2022
    Date of Patent: September 19, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Chi Chu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao, Tian Hu
  • Publication number: 20230197662
    Abstract: A package includes a die and a redistribution layer. A top surface of the die has a first area and a second area connected with the first area. The redistribution layer structure includes a first insulation layer, a redistribution layer, and a second insulation layer. The first insulation layer is overlapping with the second area. The redistribution layer is disposed above the die. The second insulation layer is disposed above the redistribution layer and overlapping with the second area and the first area. The second insulation layer covers a top surface of the first insulation layer and is in contact with a side surface of the first insulation layer and the top surface of the die.
    Type: Application
    Filed: February 10, 2023
    Publication date: June 22, 2023
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao
  • Patent number: 11600592
    Abstract: A package includes a die and a redistribution layer. A top surface of the die has a first area and a second area connected with the first area. The redistribution layer structure includes a first insulation layer, a redistribution layer, and a second insulation layer. The first insulation layer is overlapping with the second area. The redistribution layer is disposed above the die. The second insulation layer is disposed above the redistribution layer and overlapping with the second area and the first area. The second insulation layer covers a top surface of the first insulation layer and is in contact with a side surface of the first insulation layer and the top surface of the die.
    Type: Grant
    Filed: January 21, 2021
    Date of Patent: March 7, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao
  • Publication number: 20220230980
    Abstract: A package includes a die and a redistribution layer. A top surface of the die has a first area and a second area connected with the first area. The redistribution layer structure includes a first insulation layer, a redistribution layer, and a second insulation layer. The first insulation layer is overlapping with the second area. The redistribution layer is disposed above the die. The second insulation layer is disposed above the redistribution layer and overlapping with the second area and the first area. The second insulation layer covers a top surface of the first insulation layer and is in contact with a side surface of the first insulation layer and the top surface of the die.
    Type: Application
    Filed: January 21, 2021
    Publication date: July 21, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao
  • Publication number: 20220223490
    Abstract: A semiconductor package includes a semiconductor die including a sensing component, an encapsulant laterally covering the semiconductor die, a through insulator via (TIV) and a dummy TIV penetrating through the encapsulant, a patterned dielectric layer disposed on the top surfaces of the encapsulant and the semiconductor die, a conductive pattern disposed on and inserted into the patterned dielectric layer to be in contact with the TIV and the semiconductor die, and a first dummy conductive pattern disposed on the patterned dielectric layer and connected to the dummy TIV. The top surface of the encapsulant is above and rougher than a top surface of the semiconductor die, and the sensing component is accessibly exposed by the patterned dielectric layer.
    Type: Application
    Filed: March 27, 2022
    Publication date: July 14, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Chi Chu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao, Tian Hu
  • Patent number: 11289396
    Abstract: A semiconductor package includes a semiconductor die including a sensing component, an encapsulant extending along sidewalls of the semiconductor die, a through insulator via (TIV) and a dummy TIV penetrating through the encapsulant and disposed aside the semiconductor die, a patterned dielectric layer disposed on the encapsulant and exposing the sensing component of the semiconductor die, a conductive pattern disposed on the patterned dielectric layer and extending to be in contact with the TIV and the semiconductor die, and a first dummy conductive pattern disposed on the patterned dielectric layer and connected to the dummy TIV through an alignment opening of the first patterned dielectric layer. The semiconductor die is in a hollow region of the encapsulant, and a top width of the hollow region is greater than a width of the semiconductor die.
    Type: Grant
    Filed: September 25, 2020
    Date of Patent: March 29, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Chi Chu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao, Tian Hu
  • Patent number: 11171098
    Abstract: A package includes a first redistribution structure, a die, a plurality of conductive structures, an encapsulant, and a second redistribution structure. The first redistribution structure includes a composite dielectric layer, a plurality of under bump metallization patterns, a dielectric layer, and a plurality of conductive patterns. The composite dielectric layer includes a first sub-layer and a second sub-layer stacked on the first sub-layer. The under bump metallization patterns are over the first sub-layer and penetrate through the composite dielectric layer. The dielectric layer is disposed on the second sub-layer of the composite dielectric layer. The conductive patterns are embedded in the dielectric layer. The die and the conductive structures are on the first redistribution structure. The encapsulant encapsulates the die and the conductive structures. The second redistribution structure is over the conductive structures, the encapsulant, and the die.
    Type: Grant
    Filed: August 22, 2019
    Date of Patent: November 9, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Hung-Jui Kuo, Yu-Hsiang Hu
  • Patent number: 11121299
    Abstract: A method includes depositing a photonic structure over a substrate, the photonic structure including photonic semiconductor layer, forming conductive pads over the photonic structure, forming a hard mask over the conductive pads, wherein the hard mask is patterned to cover each conductive pad with a hard mask region, etching the photonic structure using the hard mask as an etching mask to form multiple mesa structures protruding from the substrate, each mesa structure including a portion of the photonic structure, a contact pad, and a hard mask region, depositing a first photoresist over the multiple mesa structures, depositing a second photoresist over the first photoresist, patterning the second photoresist to expose the hard mask regions of the multiple mesa structures, and etching the hard mask regions to expose portions of the contact pads of the multiple mesa structures.
    Type: Grant
    Filed: September 9, 2019
    Date of Patent: September 14, 2021
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Tian Hu, Yu-Hsiang Hu, Hung-Jui Kuo, Chen-Hua Yu
  • Publication number: 20210098328
    Abstract: A semiconductor package includes a semiconductor die including a sensing component, an encapsulant extending along sidewalls of the semiconductor die, a through insulator via (TIV) and a dummy TIV penetrating through the encapsulant and disposed aside the semiconductor die, a patterned dielectric layer disposed on the encapsulant and exposing the sensing component of the semiconductor die, a conductive pattern disposed on the patterned dielectric layer and extending to be in contact with the TIV and the semiconductor die, and a first dummy conductive pattern disposed on the patterned dielectric layer and connected to the dummy TIV through an alignment opening of the first patterned dielectric layer. The semiconductor die is in a hollow region of the encapsulant, and a top width of the hollow region is greater than a width of the semiconductor die.
    Type: Application
    Filed: September 25, 2020
    Publication date: April 1, 2021
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Yung-Chi Chu, Hung-Jui Kuo, Yu-Hsiang Hu, Sih-Hao Liao, Tian Hu
  • Publication number: 20200135997
    Abstract: A method includes depositing a photonic structure over a substrate, the photonic structure including photonic semiconductor layer, forming conductive pads over the photonic structure, forming a hard mask over the conductive pads, wherein the hard mask is patterned to cover each conductive pad with a hard mask region, etching the photonic structure using the hard mask as an etching mask to form multiple mesa structures protruding from the substrate, each mesa structure including a portion of the photonic structure, a contact pad, and a hard mask region, depositing a first photoresist over the multiple mesa structures, depositing a second photoresist over the first photoresist, patterning the second photoresist to expose the hard mask regions of the multiple mesa structures, and etching the hard mask regions to expose portions of the contact pads of the multiple mesa structures.
    Type: Application
    Filed: September 9, 2019
    Publication date: April 30, 2020
    Inventors: Tian Hu, Yu-Hsiang Hu, Hung-Jui Kuo, Chen-Hua Yu
  • Publication number: 20200105695
    Abstract: A package includes a first redistribution structure, a die, a plurality of conductive structures, an encapsulant, and a second redistribution structure. The first redistribution structure includes a composite dielectric layer, a plurality of under bump metallization patterns, a dielectric layer, and a plurality of conductive patterns. The composite dielectric layer includes a first sub-layer and a second sub-layer stacked on the first sub-layer. The under bump metallization patterns are over the first sub-layer and penetrate through the composite dielectric layer. The dielectric layer is disposed on the second sub-layer of the composite dielectric layer. The conductive patterns are embedded in the dielectric layer. The die and the conductive structures are on the first redistribution structure. The encapsulant encapsulates the die and the conductive structures. The second redistribution structure is over the conductive structures, the encapsulant, and the die.
    Type: Application
    Filed: August 22, 2019
    Publication date: April 2, 2020
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tian Hu, Hung-Jui Kuo, Yu-Hsiang Hu