Patents by Inventor Till Schloesser

Till Schloesser has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7180115
    Abstract: The invention relates to a transistor that is provided with a first source/drain area (S/D1), a channel area (KA) adjacent thereto, a second source/drain area (S/D 2) adjacent thereto, a gate dielectric and a gate electrode. A first capacitor electrode (SP) of the capacitor is connected to the first source/drain area (S/D1). An insulating structure entirely surrounds an insulating area of the circuit arrangement. At least the first capacitor electrode (SP) and the first source/drain area (S/D1) are arranged in the insulating area. The second source/drain area (S/D2) and the second capacitor electrode of the capacitor are arranged outside the insulating area. The insulating structure prevents the first capacitor electrode (SP) from loosing charge through leaking currents between charging and discharging of the capacitor. A tunnel barrier (T) which is arranged in the channel area (KA) is part of the insulating structure.
    Type: Grant
    Filed: November 14, 2000
    Date of Patent: February 20, 2007
    Assignee: Infineon Technologies AG
    Inventors: Franz Hofmann, Wolfgang Roesner, Lothar Risch, Till Schloesser
  • Publication number: 20070023784
    Abstract: A memory cell arrangement, which has a size of 8F2 per memory cell, wherein F is a unit of length, comprises a plurality of active regions along a first direction in a semiconductor substrate, a plurality of parallel buried word lines along a second direction in the semiconductor substrate, a plurality of parallel bit lines with a folded bit line arrangement along a third direction at the surface of the semiconductor substrate, and a plurality of storage capacitors. The buried word lines run through the active regions, two of the buried word lines that are spaced apart from one another and from the isolation trenches run through a respective active region, and the buried word lines are insulated from a channel region in the semiconductor substrate by a gate dielectric layer. The bit lines run perpendicular to the second direction, wherein each bit line runs through an associated active region and makes contact with the relevant source zone of the associated active region.
    Type: Application
    Filed: July 26, 2006
    Publication date: February 1, 2007
    Inventor: Till Schloesser
  • Publication number: 20060281250
    Abstract: An access transistor arrangement is provided for a 6F2 stacked capacitor DRAM memory cell layout with shared bit line contacts. The access transistors are arranged in pairs along semiconductor lines. The two transistors of each pair of transistors are arranged laterally reversed opposing the respective common bit line section. Each pair of access transistors is separated from the adjacent pair of access transistors by an isolation transistor which is permanently turned off. The access transistors and the isolation transistors are formed as identical recessed channel transistors with elongated channel and enhanced isolation properties. The same dopant concentration may be provided for both junctions of the access transistors. As identical devices are provided both as access transistor and as isolation transistors, the complexity of lithographic patterning processes is reduced.
    Type: Application
    Filed: December 15, 2004
    Publication date: December 14, 2006
    Inventor: Till Schloesser
  • Patent number: 7141845
    Abstract: Memory cells each having a cell capacitor and a cell transistor, which are arranged in a vertical cell structure, are provided in the cell array of a DRAM. By means of a deep implantation or a shallow implantation and subsequent epitaxial growth of silicon, a buried source/drain layer is formed, from which lower source/drain regions of the cell transistors emerge. The upper edge of the buried source/drain layer can be aligned with respect to a lower edge of a gate electrode of the cell transistor and this results in a reduction of a gate/drain capacitance and also a leakage current between the gate electrode and the lower source/drain region. A body connection plate for the connection of the channel regions is applied to the substrate surface and contact holes are introduced into the body connection plate. Upper source/drain regions of the cell transistors are formed by implantation through the contact holes.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: November 28, 2006
    Assignee: Infineon Technologies AG
    Inventors: Dirk Manger, Till Schloesser, Rolf Weis, Bernd Goebel, Wolfgang Mueller
  • Patent number: 7139184
    Abstract: A memory cell array includes memory cells, bit lines running along a first direction, word lines running along a second direction perpendicular to the first direction, and continuous active area lines, wherein transistors are at least partially formed in the active area lines. The transistors electrically couple corresponding memory cells to corresponding bit lines via bit line contacts, and the transistors are addressed by the word lines. The bit line contacts are formed in a region generally defined by an intersection of a bit line and a corresponding active area line. Neighboring bit line contacts which are connected with one active area line are connected with neighboring bit lines. Consequently, one active area line is crossed by a plurality of bit lines.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: November 21, 2006
    Assignee: Infineon Technologies AG
    Inventor: Till Schloesser
  • Patent number: 7132333
    Abstract: A transistor, memory cell array and method of manufacturing a transistor are disclosed.
    Type: Grant
    Filed: September 10, 2004
    Date of Patent: November 7, 2006
    Assignee: Infineon Technologies AG
    Inventors: Till Schloesser, Rolf Weis, Ulrike Gruening-Von Schwerin
  • Patent number: 7109544
    Abstract: In a substrate vertical transistor cells are formed and are arranged, in a transistor cell array, row by row in an x direction and column by column in a y direction. Lower source/drain regions of the transistor cells are connected to a common connection plate. Upper source/drain regions of the transistor cells impart a contact connection for instance to a storage capacitor of a DRAM memory cell. Active trenches running between the transistor cells with word lines are formed along the x direction. The word lines form gate electrodes in sections. A potential at the gate electrode controls a conductive channel in an active region arranged in each case between the upper and the lower source/drain connection region. According to the invention, the active regions of adjacent transistor cells are sections of a contiguous layer body and are connected to one another.
    Type: Grant
    Filed: February 13, 2004
    Date of Patent: September 19, 2006
    Assignee: Infineon Technologies AG
    Inventors: Till Schloesser, Dirk Manger, Bernd Goebel
  • Publication number: 20060202250
    Abstract: A storage capacitor, suitable for use in a DRAM cell, is at least partially formed above a substrate surface and includes: a storage electrode at least partially formed above the substrate surface, a dielectric layer formed adjacent the storage electrode, and a counter electrode formed adjacent the dielectric layer, the counter electrode being isolated from the storage electrode by the dielectric layer, wherein the storage electrode is formed as a body which is delimited by at least one curved surface having a center of curvature outside the body in a plane parallel to the substrate surface. According to another configuration, the storage electrode is formed as a body which is delimited by at least one set having two contiguous planes, the two planes extending perpendicularly with respect to the substrate surface, a point of intersection of normals of the two planes lying outside the body.
    Type: Application
    Filed: March 10, 2005
    Publication date: September 14, 2006
    Inventors: Thomas Hecht, Uwe Schroeder, Till Schloesser, Stefan Jakschik, Alejandro Avellan
  • Publication number: 20060120129
    Abstract: A memory cell array includes memory cells, bit lines running along a first direction, word lines running along a second direction perpendicular to the first direction, and continuous active area lines, wherein transistors are at least partially formed in the active area lines. The transistors electrically couple corresponding memory cells to corresponding bit lines via bit line contacts, and the transistors are addressed by the word lines. The bit line contacts are formed in a region generally defined by an intersection of a bit line and a corresponding active area line. Neighboring bit line contacts which are connected with one active area line are connected with neighboring bit lines. Consequently, one active area line is crossed by a plurality of bit lines.
    Type: Application
    Filed: December 7, 2004
    Publication date: June 8, 2006
    Inventor: Till Schloesser
  • Publication number: 20060110884
    Abstract: A method of manufacturing a transistor. In one embodiment, the method includes forming a gate electrode by defining a gate groove in the substrate. A plate-like portion is defined in each of the isolation trenches at a position adjacent to the groove so that the two plate-like portions will be connected with the groove and the groove is disposed between the two plate-like portions. In one embodiment, the two plate-like portions are defined by an etching process which selectively etches the isolating material of the isolation trenches with respect to the semiconductor substrate material. A gate insulating material is provided at an interface between the active area and the groove and at an interface between the active area and the plate-like portions, and a gate electrode material is deposited so as to fill the groove and the two plate-like portions.
    Type: Application
    Filed: September 9, 2005
    Publication date: May 25, 2006
    Inventors: Peng-Fei Wang, Joachim Nuetzel, Rolf Weis, Till Schloesser, Marc Strasser, Hannes Luyken
  • Patent number: 7045855
    Abstract: A semiconductor device having a gate structure, the gate structure having a first gate dielectric made of a first material having a first thickness and a first dielectric constant, which is situated directly above the channel region, and an overlying second gate dielectric made of a second material having a second thickness and a second dielectric constant, which is significantly greater than the first dielectric constant; and the first thickness of the first gate dielectric and the second thickness of the second gate dielectric being chosen such that the corresponding thickness of a gate structure with the first gate dielectric, to obtain the same threshold voltage, is at least of the same magnitude as a thickness equal to the sum of the first thickness and the second thickness. The invention also relates to a corresponding fabrication method.
    Type: Grant
    Filed: February 13, 2004
    Date of Patent: May 16, 2006
    Assignee: Infineon Technologies AG
    Inventors: Björn Fischer, Matthias Goldbach, Stefan Jakschik, Till Schlösser
  • Patent number: 7034408
    Abstract: A memory device includes a DRAM memory cell array, which is implemented as a 6 F×F array, and peripheral circuitry. The word lines of the memory cell array are implemented as buried word lines, and, in addition, the bit lines including the bit line contacts are made of a bit line layer stack. The peripheral circuitry includes a peripheral transistor including first and second source/drain regions, a channel connecting the first and the second source/drain regions as well as a peripheral gate electrode for controlling an electrical current of the channel. The peripheral gate electrode is made of a peripheral gate stack including a layer stack which is identical with the bit line stack.
    Type: Grant
    Filed: December 7, 2004
    Date of Patent: April 25, 2006
    Assignee: Infineon Technologies, AG
    Inventor: Till Schloesser
  • Patent number: 7030434
    Abstract: A memory transistor and a selection transistor of an image sensor are connected in series and between a bit line (B5) and a reference line (R5). A gate electrode of the selection transistor is connected to a word line (W5), which extends crosswise in relation to the bit line (B5). A diode of the image sensor is switched between a gate electrode (G5) of the memory transistor and a first source/drain area (S/D5) of the memory transistor, which is connected to the selection transistor in such a way is polarized towards the first source/drain area (S/D5) of the memory transistor and in the reverse direction. A photodiode of the image sensor is switched between a voltage connection and either the gate electrode (G5) of the memory transistor or the first source/drain area (S/D5) of the memory transistor in such a way that it is polarized towards the voltage connection and in the reverse direction.
    Type: Grant
    Filed: September 28, 2000
    Date of Patent: April 18, 2006
    Assignee: Infineon Technologies AG
    Inventors: Wolfgang Krautschneider, Heribert Geib, Franz Hofmann, Till Schlösser
  • Publication number: 20060079049
    Abstract: In a method for fabricating a capacitor that includes an electrode structure (80), an auxiliary layer (40) is formed over a substrate (10). A recess (60), which determines the shape of the electrode structure (80), is etched into the auxiliary layer (40), and the electrode structure of the capacitor is formed in the recess. As an example, the auxiliary layer can be a semiconductor layer (40).
    Type: Application
    Filed: September 9, 2005
    Publication date: April 13, 2006
    Inventors: Srivatsa Kundalgurki, Peter Moll, Dirk Manger, Kristin Schupke, Till Schloesser
  • Publication number: 20060076602
    Abstract: Stack and trench memory cells are provided in a DRAM memory cell array. The stack and trench memory cells are arranged so as to form identical cell pairs each having a trench capacitor, a stack capacitor and a semiconductor fin, in which the active areas of two select transistors for addressing the trench and stack capacitors are formed. The semiconductor fins are arranged in succession in the longitudinal direction to form cell rows and in this arrangement are spaced apart from one another by in each case a trench capacitor. Respectively adjacent cell rows are separated from one another by trench isolator structures and are offset with respect to one another by half the length of a cell pair. The semiconductor fins are crossed by at least two active word lines, which are orthogonal with respect to the cell rows, for addressing the select transistors realized in the semiconductor fin.
    Type: Application
    Filed: September 8, 2005
    Publication date: April 13, 2006
    Inventors: Johann Harter, Wolfgang Mueller, Wolfgang Bergner, Ulrike Schwerin, Till Schloesser, Rolf Weis
  • Publication number: 20060056228
    Abstract: A transistor, memory cell array and method of manufacturing a transistor are disclosed.
    Type: Application
    Filed: September 10, 2004
    Publication date: March 16, 2006
    Inventors: Till Schloesser, Rolf Weis, Ulrike Schwerin
  • Publication number: 20060017132
    Abstract: The present invention relates to a method for producing a dielectric on a semiconductor body having the following steps that are to be performed successively: provision of a semiconductor body, application of a dielectric layer on at least parts of a first surface of the semiconductor body in such a way as at least partly to form an interface between the dielectric layer and the semiconductor body, and thermal annealing of the semiconductor body and the dielectric layer. The method according to the invention is distinguished by the fact that temporally prior to the annealing, for the purpose of improving the saturation and the electrical properties, fluorine-containing particles are introduced into regions of the semiconductor body and/or of the dielectric layer which adjoin the interface. The present invention furthermore relates to a corresponding semiconductor structure.
    Type: Application
    Filed: June 28, 2005
    Publication date: January 26, 2006
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Albert Birner, Andreas Weber, Till Schloesser, Joern Luetzen
  • Publication number: 20050285153
    Abstract: A transistor, memory cell array and method of manufacturing a transistor are disclosed.
    Type: Application
    Filed: May 13, 2005
    Publication date: December 29, 2005
    Inventors: Rolf Weis, Till Schloesser, Ulrike Schwerin
  • Patent number: 6956260
    Abstract: In semiconductor memories, in particular DRAMs, the memory cells of which have vertical transistors at vertical lands formed from substrate material, gate electrodes are formed as spacers which run around the land. The gate electrodes of adjacent memory cells conventionally have to be retroactively connected to form word lines. It is known to fill spaces between adjacent lands with an oxide, with the result that the spacers are formed directly as word lines but only cover two side walls of a land. Two transistors which are connected in parallel are formed at these side walls instead of a single transistor, since the gate electrode does not run around the land. The invention proposes a method for fabricating a semiconductor memory in which all four side walls of a land are covered by the word lines and at the same time lands of adjacent memory cells are connected to one another by the word lines.
    Type: Grant
    Filed: June 17, 2003
    Date of Patent: October 18, 2005
    Assignee: Infineon Technologies AG
    Inventors: Dirk Manger, Till Schlösser, Martin Popp, Michael Sesterhenn
  • Patent number: 6939763
    Abstract: DRAM cell arrangement with vertical MOS transistors, and method for its fabrication. Channel regions arranged along one of the columns of a memory cell matrix are parts of a rib which is surrounded by a gate dielectric layer. Gate electrodes of the MOS transistors belonging to one row are parts of a strip-like word line, so that at each crossing point of the memory cell matrix there is a vertical dual-gate MOS transistor with gate electrodes of the associated word line formed in the trenches on both sides of the associated rib.
    Type: Grant
    Filed: November 24, 2003
    Date of Patent: September 6, 2005
    Assignee: Infineon Technologies AG
    Inventors: Till Schlösser, Brian S. Lee