Patents by Inventor Timo Frithjof Schuering

Timo Frithjof Schuering has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8458575
    Abstract: A decoder, encoder and corresponding system are disclosed for providing fast Forward Error Correcting (FEC) decoding and encoding of syndrome-based error correcting codes. Three-parallel processing is performed by elements of the system. More particularly, in an illustrative embodiment, a decoder performs three-parallel syndrome generation and error determination and calculations, and an encoder performs three-parallel encoding. Low power and complexity techniques are used to save cost and power yet provide relatively high speed encoding and decoding.
    Type: Grant
    Filed: February 13, 2009
    Date of Patent: June 4, 2013
    Assignees: Agere Systems LLC, Alcatel-Lucent USA Inc.
    Inventors: Ralf Dohmen, Timo Frithjof Schuering, Leilei Song, Meng-Lin Mark Yu
  • Publication number: 20090150754
    Abstract: A decoder, encoder and corresponding system are disclosed for providing fast Forward Error Correcting (FEC) decoding and encoding of syndrome-based error correcting codes. Three-parallel processing is performed by elements of the system. More particularly, in an illustrative embodiment, a decoder performs three-parallel syndrome generation and error determination and calculations, and an encoder performs three-parallel encoding. Low power and complexity techniques are used to save cost and power yet provide relatively high speed encoding and decoding.
    Type: Application
    Filed: February 13, 2009
    Publication date: June 11, 2009
    Applicants: AGERE SYSTEMS INC.
    Inventors: Ralf Dohmen, Timo Frithjof Schuering, Leilei Song, Meng-Lin Mark Yu
  • Patent number: 7509564
    Abstract: A decoder, encoder and corresponding system are disclosed for providing fast Forward Error Correcting (FEC) decoding and encoding of syndrome-based error correcting codes. Three-parallel processing is performed by elements of the system. More particularly, in an illustrative embodiment, a decoder performs three-parallel syndrome generation and error determination and calculations, and an encoder performs three-parallel encoding. Low power and complexity techniques are used to save cost and power yet provide relatively high speed encoding and decoding.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: March 24, 2009
    Assignees: Agere Systems Inc., Alcatel-Lucent USA Inc.
    Inventors: Ralf Dohmen, Timo Frithjof Schuering, Leilei Song, Meng-Lin Mark Yu
  • Patent number: 6990624
    Abstract: A decoder, encoder and corresponding system are disclosed for providing fast Forward Error Correcting (FEC) decoding and encoding of syndrome-based error correcting codes. Three-parallel processing is performed by elements of the system. More particularly, in an illustrative embodiment, a decoder performs three-parallel syndrome generation and error determination and calculations, and an encoder performs three-parallel encoding. Low power and complexity techniques are used to save cost and power yet provide relatively high speed encoding and decoding.
    Type: Grant
    Filed: October 12, 2001
    Date of Patent: January 24, 2006
    Assignees: Agere Systems Inc., Lucent Technologies Inc.
    Inventors: Ralf Dohmen, Timo Frithjof Schuering, Leilei Song, Meng-Lin Mark Yu
  • Publication number: 20030106014
    Abstract: A decoder, encoder and corresponding system are disclosed for providing fast Forward Error Correcting (FEC) decoding and encoding of syndrome-based error correcting codes. Three-parallel processing is performed by elements of the system. More particularly, in an illustrative embodiment, a decoder performs three-parallel syndrome generation and error determination and calculations, and an encoder performs three-parallel encoding. Low power and complexity techniques are used to save cost and power yet provide relatively high speed encoding and decoding.
    Type: Application
    Filed: October 12, 2001
    Publication date: June 5, 2003
    Inventors: Ralf Dohmen, Timo Frithjof Schuering, Leilei Song, Meng-Lin Mark Yu
  • Publication number: 20030034795
    Abstract: The invention relates the provision of core scan functionality of complex integrated circuits. The invention proposes to provide core scan chain functionality of an integrated circuit by providing at least one scan flip-flop (10), each having a functional layer between an input port (PI) and at least one output port (Q, QN) and a storage layer between a scan input port (SI) and one of the at least one output port (Q, QN) constructed to be used within a scan chain, modifying said scan flip-flop 10 by adding a non-inverted and separate scan output port (SO) and implementing each of such modified scan flip-flops in the integrated circuit by creating a scan chain using the scan input port (SI) and the scan output port (SO). Additionally, delay measurement and characterization can be performed. Also improved resetting is possible to avoid power-peaks by a delayed distribution of the reset pulses.
    Type: Application
    Filed: July 9, 2002
    Publication date: February 20, 2003
    Inventors: Klaus-Holger Otto, Wolfgang Rupprecht, Josef Schmid, Timo Frithjof Schuering, Christoph Smalla, Roland Willecke