Patents by Inventor Timothy Henson

Timothy Henson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113115
    Abstract: A semiconductor die includes: a silicon substrate; a trench gate NMOS transistor formed in a first device region of the silicon substrate; a trench gate PMOS transistor formed in a second device region of the silicon substrate and electrically connected to the trench gate NMOS transistor; and an isolation structure interposed between the first device region and the second device region. Methods of monolithically integrating the trench gate NMOS transistor and the trench gate PMOS transistor in the same semiconductor die are also described.
    Type: Application
    Filed: September 30, 2022
    Publication date: April 4, 2024
    Inventors: Harsh Naik, Timothy Henson, Honghai He, Robert Haase, Ashita Mirchandani, Alireza Mojab
  • Publication number: 20240088877
    Abstract: A bipolar high voltage bipolar pulsing power supply is disclosed that can produce high voltage bipolar pulses with a positive high voltage pulse greater than about 2 kV followed by a negative high voltage pulse less than about ?2 kV with a positive to negative dwell period between the positive high voltage pulse and the negative high voltage pulse. A high voltage bipolar pulsing power supply, for example, can reproduce high voltage pulses with a pulse repetition rate greater than about 10 kHz.
    Type: Application
    Filed: November 16, 2023
    Publication date: March 14, 2024
    Inventors: Alex Henson, Kevin Muggli, Timothy Ziemba, Kenneth Miller
  • Publication number: 20240047517
    Abstract: A power semiconductor device includes: trench gate structures in an active cell region of a semiconductor substrate and extending into an inactive cell region of the semiconductor substrate that adjoins the active cell region; an electrically insulating material covering the trench gate structures; first contact openings in the electrically insulating material between adjacent trench gate structures in the active cell region; second contact openings in the electrically insulating material vertically aligned with the trench gate structures in the inactive cell region; first counter-doped regions between the adjacent trench gate structures in the active cell region and vertically aligned with the first contact openings; second counter-doped regions underneath the trench gate structures in the inactive cell region and vertically aligned with the second contact openings; first contacts in the first contact openings; and second contacts in the second contact openings.
    Type: Application
    Filed: August 5, 2022
    Publication date: February 8, 2024
    Inventors: Robert Haase, Adam Amali, Timothy Henson, Ling Ma, Kishore Lakhmichand Malani
  • Publication number: 20230352582
    Abstract: In an embodiment, a power transistor device includes a substrate formed of crystalline silicon and having a first surface and a second surface opposing the first surface. A field plate formed of polysilicon is electrically connected with the substrate. An interfacial silicon nitride layer is arranged between the polysilicon of the field plate and the crystalline silicon of the substrate.
    Type: Application
    Filed: April 18, 2023
    Publication date: November 2, 2023
    Inventors: Stefan Tegen, Timothy Henson
  • Publication number: 20230335560
    Abstract: A semiconductor device includes: a semiconductor substrate; an epitaxial layer or layer stack on the semiconductor substrate; a plurality of transistor cells of a first type formed in a first region of the epitaxial layer or layer stack and electrically coupled in parallel to form a vertical power transistor; a plurality of transistor cells of a second type different than the first type and formed in a second region of the epitaxial layer or layer stack; and an isolation structure that laterally and vertically delimits the second region of the epitaxial layer or layer stack. Sidewalls and a bottom of the isolation structure include a dielectric material that electrically isolates the plurality of transistor cells of the second type from the plurality of transistor cells of the first type in the epitaxial layer or layer stack. Methods of producing the semiconductor device are also described.
    Type: Application
    Filed: April 15, 2022
    Publication date: October 19, 2023
    Inventors: Ling Ma, Robert Haase, Timothy Henson
  • Publication number: 20230307450
    Abstract: In an embodiment, a semiconductor device is provided that includes: a vertical power FET configured to switch a load current and provide a channel of a first conductivity type; and a lateral FET configured to drive the vertical power FET and provide a channel of a second conductivity type opposing the first conductivity type. The vertical power FET and the lateral FET are monolithically integrated into a semiconductor substrate of the first conductivity type and a drain of the lateral FET is electrically coupled to a gate of the vertical power FET.
    Type: Application
    Filed: March 14, 2023
    Publication date: September 28, 2023
    Inventors: Harsh Naik, Timothy Henson, Ashita Mirchandani, Robert Haase, Honghai He
  • Publication number: 20230307454
    Abstract: In an embodiment, a semiconductor device includes a vertical power FET for switching a load current, the power FET including a channel region of a first conductivity type and a first lateral FET and a second lateral FET providing an output stage of gate driver circuitry for driving the power FET. The first lateral FET includes a channel region of the first conductivity type and the second lateral FET includes a channel region of a second conductivity type opposing the first conductivity type. The power FET and the first and second lateral FETs are monolithically integrated into a semiconductor substrate of the first conductivity type and that has a first surface. A drain of the first lateral FET and a source of the second lateral FET are electrically coupled to a gate of the power FET.
    Type: Application
    Filed: March 14, 2023
    Publication date: September 28, 2023
    Inventors: Honghai He, Robert Haase, Harsh Naik, Timothy Henson, Ashita Mirchandani
  • Publication number: 20230145931
    Abstract: A multi-chip assembly includes: a first power transistor die having a source terminal facing a first direction and a drain terminal facing a second direction opposite the first direction; and a second power transistor die having a drain terminal facing the first direction, and a source terminal facing the second direction. A dielectric material occupies a gap between the first power transistor die and the second power transistor die, and secures the first power transistor die and the second power transistor die to one another. A metallization connects the source terminal of the first power transistor die to the drain terminal of the second power transistor die at a same side of the multi-chip assembly. The gap occupied by the dielectric material is less than 70 ?m. Corresponding methods of producing multi-chip assemblies are also described.
    Type: Application
    Filed: November 8, 2021
    Publication date: May 11, 2023
    Inventors: Ling Ma, Robert Haase, Timothy Henson
  • Publication number: 20230116123
    Abstract: A semiconductor device is described. The semiconductor device includes: a semiconductor substrate having an edge, an active area spaced inward from the edge, and an edge termination area laterally surrounding the active area; and a plurality of transistor cells formed in the active area, each transistor cell including a source region of a first conductivity type and a body region of a second conductivity type opposite the first conductivity type. The edge termination area includes a plurality of needle-shaped compensation trenches and is devoid of complete transistor cells. A body doping region of the second conductivity type and that includes the body regions of the transistor cells extends from the active area into the edge termination area. The body doping region in the edge termination area is physically and electrically isolated from the body doping region in the active area.
    Type: Application
    Filed: October 8, 2021
    Publication date: April 13, 2023
    Inventors: Lina Guo, Oliver Blank, Timothy Henson, Laszlo Juhasz
  • Publication number: 20230101553
    Abstract: A transistor device includes: a semiconductor body having opposing first and second surfaces; an edge termination region laterally surrounding an active area; a drain region of a first conductivity type at the second surface; and a drift region of the first conductivity type on the drain region. In the active area, a body region of a second conductivity type is on the drift region, a source region of the first conductivity type is on the body region, and at least one gate electrode is positioned in a gate trench that extends into the semiconductor body from the first surface. A superjunction structure includes columns of the second conductivity type extending into the semiconductor body substantially perpendicular to the first surface in the active area and edge termination region. A first contact extends through the body region for each second conductivity type column in the active region and is electrically conductive.
    Type: Application
    Filed: September 19, 2022
    Publication date: March 30, 2023
    Inventors: Weichun Huang, Timothy Henson, Ling Ma
  • Publication number: 20230098462
    Abstract: According to an embodiment, a transistor device includes a semiconductor body. The semiconductor body has a first surface, a second surface opposing the first surface, side faces, an active area, an edge termination region that laterally surrounds the active area, a drain region of a first conductivity type at the second surface, a drift region of the first conductivity type on the drain region, and a body region of a second conductivity type that opposes the first conductivity type on the drift region. In the active area, a source region of the first conductivity type is arranged on the body region. The body region has a doping concentration that is higher in the active area than in the edge termination region.
    Type: Application
    Filed: September 19, 2022
    Publication date: March 30, 2023
    Inventors: Lina Guo, Timothy Henson
  • Publication number: 20220336594
    Abstract: A semiconductor device is described. The semiconductor device includes: a plurality of stripe-shaped gates formed in a semiconductor substrate; a plurality of needle-shaped field plate trenches formed in the semiconductor substrate between neighboring ones of the stripe-shaped gates; an insulating layer on the semiconductor substrate; and a plurality of contacts extending through the insulating layer and contacting field plates in the needle-shaped field plate trenches. The contacts have a width that is less than or equal to a width of the needle-shaped field plate trenches, as measured in a first lateral direction which is transverse to a lengthwise extension of the stripe-shaped gates. In the first lateral direction, the contacts are spaced apart from the stripe-shaped gates by a same or greater distance than the needle-shaped field plate trenches. Methods of producing the semiconductor device are also described.
    Type: Application
    Filed: April 14, 2021
    Publication date: October 20, 2022
    Inventors: Robert Haase, Timothy Henson
  • Patent number: 9991347
    Abstract: A power semiconductor device includes a semiconductor substrate having a drift region, a gate electrode trench in the semiconductor substrate and a field electrode needle trench in the semiconductor substrate. The gate electrode trench extends into the drift region and includes a gate electrode. The gate electrode is arranged in the gate electrode trench and electrically insulated from the drift region by a gate dielectric layer arranged between the gate electrode and the drift region. The field electrode needle trench is laterally spaced from the gate electrode trench and extends into the drift region. The field electrode needle trench includes a field electrode arranged in the field electrode needle trench and electrically insulated from the drift region by a cavity formed between the field electrode and the drift region.
    Type: Grant
    Filed: May 16, 2017
    Date of Patent: June 5, 2018
    Assignee: Infineon Technologies Americas Corp.
    Inventors: Robert Haase, Timothy Henson
  • Publication number: 20170330943
    Abstract: A power semiconductor device includes a semiconductor substrate having a drift region, a gate electrode trench in the semiconductor substrate and a field electrode needle trench in the semiconductor substrate. The gate electrode trench extends into the drift region and includes a gate electrode. The gate electrode is arranged in the gate electrode trench and electrically insulated from the drift region by a gate dielectric layer arranged between the gate electrode and the drift region. The field electrode needle trench is laterally spaced from the gate electrode trench and extends into the drift region. The field electrode needle trench includes a field electrode arranged in the field electrode needle trench and electrically insulated from the drift region by a cavity formed between the field electrode and the drift region.
    Type: Application
    Filed: May 16, 2017
    Publication date: November 16, 2017
    Inventors: Robert Haase, Timothy Henson
  • Patent number: 9691864
    Abstract: A method for manufacturing a semiconductor device includes: providing a semiconductor substrate; forming at least one recess in the semiconductor substrate; the recess having a bottom and a sidewall; forming an auxiliary structure on the sidewall and the bottom of the recess and forming a hollow space within the recess; filling the hollow space of the recess with a filling material for forming a filling structure in the recess; removing portions of the auxiliary structure from the sidewall of the recess so as to form at least one cavity between the filling structure and the sidewall of the recess; and sealing the cavity at the first side of the semiconductor substrate.
    Type: Grant
    Filed: May 13, 2016
    Date of Patent: June 27, 2017
    Assignee: Infineon Technologies Americas Corp.
    Inventors: Robert Haase, Timothy Henson
  • Patent number: 8101995
    Abstract: A power semiconductor device that includes a trench power MOSFET with deep source field electrodes and an integrated Schottky diode.
    Type: Grant
    Filed: February 8, 2008
    Date of Patent: January 24, 2012
    Assignee: International Rectifier Corporation
    Inventors: Timothy Henson, Dev Alok Girdhar
  • Patent number: 7998808
    Abstract: A process for fabrication of a semiconductor device that includes forming a first trench in a semiconductor body, forming spaced spacers in the first trench, and forming a narrower second trench at the bottom of the first trench using the spacers as a mask.
    Type: Grant
    Filed: March 23, 2009
    Date of Patent: August 16, 2011
    Assignee: International Rectifier Corporation
    Inventors: Vijay Viswanathan, Dev Alok Girdhar, Timothy Henson, David Paul Jones
  • Patent number: 7671441
    Abstract: A semiconductor power device includes a semiconductor body with a plurality of gate trenches formed therein. Disposed within each gate trench is a spacer gate that extends along at least a portion of the sidewalls of the gate trench but not along at least a portion of the bottom surface of the trench. The spacer gate of each gate trench may also include a layer of silicide along outer surfaces thereof. The semiconductor body may include a channel region and each gate trench may extend through the channel region and into the semiconductor body. Formed at the bottom of each gate trench within the semiconductor body may be a tip implant of the same conductivity as the semiconductor body. In addition, a deep body implant of the same conductivity as the channel region may be formed at the base of the channel region.
    Type: Grant
    Filed: April 3, 2006
    Date of Patent: March 2, 2010
    Assignee: International Rectifier Corporation
    Inventor: Timothy Henson
  • Publication number: 20090278198
    Abstract: A power semiconductor device that includes a plurality of source trenches that extend to a depth below the gate electrodes and a termination region that includes a termination trench that is as deep as the source trenches.
    Type: Application
    Filed: July 16, 2009
    Publication date: November 12, 2009
    Inventors: Jianjun Cao, Timothy Henson
  • Publication number: 20090263952
    Abstract: A process for fabrication of a semiconductor device that includes forming a first trench in a semiconductor body, forming spaced spacers in the first trench, and forming a narrower second trench at the bottom of the first trench using the spacers as a mask.
    Type: Application
    Filed: March 23, 2009
    Publication date: October 22, 2009
    Inventors: Vijay Viswanathan, Dev Alok Girdhar, Timothy Henson, David Paul Jones