Patents by Inventor Timothy P. Moore

Timothy P. Moore has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10201205
    Abstract: A helmet liner and a helmet assembly including a liner. A helmet liner includes a plurality of panels, each of the plurality of panels coupled to and foldable relative to at least one other panel of the plurality of panels at a seam, each of the panels including a gel layer.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: February 12, 2019
    Assignee: Moor Innovative Technologies, LLC
    Inventor: Timothy P. Moore
  • Publication number: 20140259312
    Abstract: A helmet liner and a helmet assembly including a liner. A helmet liner includes a plurality of panels, each of the plurality of panels coupled to and foldable relative to at least one other panel of the plurality of panels at a seam, each of the panels including a gel layer.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 18, 2014
    Applicant: MOOR INNOVATIVE TECHNOLOGIES, LLC
    Inventor: Timothy P. Moore
  • Patent number: 8549457
    Abstract: Disclosed is an improved method, system, and computer program product for performing core placement when presented with an I/O ring design. A multi-pass approach is taken to place and shape core objects into the available core area formed by the inner surface of the I/O ring. The multi-pass approach permits very fast placement of the core objects, which still provides for an accurate estimation of the die size and configuration requirements for the electronic design. Moreover, the present approach allows core objects to be placed in a way that retains any preferred affinities for the objects to be located near other objects, e.g., near specific I/Os on the I/O ring.
    Type: Grant
    Filed: August 26, 2011
    Date of Patent: October 1, 2013
    Assignee: Cadence Design Systems, Inc.
    Inventors: Timothy P. Moore, Thaddeus C. McCracken
  • Patent number: 8438517
    Abstract: Systems and methods for identifying and managing the relationships between clock domains in an integrated circuit design are disclosed. A computer-implemented method analyzes the behavioral structure of the clock-to-clock logical relationships in a proposed integrated circuit design. In one embodiment, the method comprises receiving as inputs a description of the design (in a synthesizable format or a synthesized gate-level netlist and definitions of the clock waveforms and timing constraints used in the design, and automatically identifying the relationships between the clocks specified in the description and categorizing the relationships into a plurality of behavioral categories. A list of timing exceptions may optionally also be provided as an input. The identified relationships between clocks and the behavioral categories may be used to verify any existing timing exceptions between clock pairs, and/or to create any missing exceptions between the clock pairs.
    Type: Grant
    Filed: December 13, 2011
    Date of Patent: May 7, 2013
    Assignee: Ausdia, Inc.
    Inventors: Samuel S. Appleton, Atul Bhagat, Timothy P. Moore
  • Publication number: 20120151425
    Abstract: Systems and methods for identifying and managing the relationships between clock domains in an integrated circuit design are disclosed. A computer-implemented method analyzes the behavioral structure of the clock-to-clock logical relationships in a proposed integrated circuit design. In one embodiment, the method comprises receiving as inputs a description of the design (in a synthesizable format or a synthesized gate-level netlist and definitions of the clock waveforms and timing constraints used in the design, and automatically identifying the relationships between the clocks specified in the description and categorizing the relationships into a plurality of behavioral categories. A list of timing exceptions may optionally also be provided as an input. The identified relationships between clocks and the behavioral categories may be used to verify any existing timing exceptions between clock pairs, and/or to create any missing exceptions between the clock pairs.
    Type: Application
    Filed: December 13, 2011
    Publication date: June 14, 2012
    Applicant: AUSDIA INC.
    Inventors: Samuel S. Appleton, Atul Bhagat, Timothy P. Moore