Patents by Inventor Ting Li CHU

Ting Li CHU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12288522
    Abstract: An electronic device includes a display and a sensor underneath the display. The display has a full pixel density region and a reduced pixel density region. Compared to pixels in the full pixel density region, pixels in the reduced pixel density region can be controlled using overdriven power supply voltages, overdriven scan control signals, different initialization and reset voltages, and can include capacitors and transistors with different physical and electrical characteristics. Gate drivers provide scan signals to pixels in the full pixel density region, whereas overdrive buffers provide overdrive scan signals to pixels in the reduced pixel density region. The pixels in the full pixel density region and the pixels in the reduced pixel density region can be controlled using different black level or gamma settings for each color channel and can be adjusted physically to match luminance, color, as well as to mitigate differences in temperature and aging impact.
    Type: Grant
    Filed: July 11, 2023
    Date of Patent: April 29, 2025
    Assignee: Apple Inc.
    Inventors: Shyuan Yang, Salman Kabir, Ricardo A Peterson, Warren S Rieutort-Louis, Ting-Kuo Chang, Qing Li, Yuchi Che, Tsung-Ting Tsai, Feng Wen, Abbas Jamshidi Roudbari, Kyounghwan Kim, Graeme M Williams, Kingsuk Brahma, Yue Jack Chu, Junbo Wu, Chieh-Wei Chen, Bo-Ren Wang, Injae Hwang, Wenbing Hu
  • Patent number: 11334100
    Abstract: A self-calibrated system on a chip includes a semiconductor substrate, at least one silicon intellectual property (SIP) circuit including dynamic random access memories (DRAMs), a calibration circuit, and a function circuit, a cyclic oscillator, and a control circuit. Each DRAM has a coarsely-tuned capacitance value and a coarsely-tuned resistance value. The calibration circuit has a finely-tuned capacitance value and a finely-tuned resistance value. The cyclic oscillator transmits an oscillating clock signal to the control circuit to choose and provide the coarsely-tuned capacitance value, the coarsely-tuned resistance value, the finely-tuned capacitance value and the finely-tuned resistance value for the function circuit, thereby adjusting a function parameter.
    Type: Grant
    Filed: May 6, 2020
    Date of Patent: May 17, 2022
    Assignee: SYNTRONIX CORPORATION
    Inventors: Chong Jen Huang, Yung Cheng Su, Ting Li Chu
  • Publication number: 20210165434
    Abstract: A self-calibrated system on a chip includes a semiconductor substrate, at least one silicon intellectual property (SIP) circuit including dynamic random access memories (DRAMs), a calibration circuit, and a function circuit, a cyclic oscillator, and a control circuit. Each DRAM has a coarsely-tuned capacitance value and a coarsely-tuned resistance value. The calibration circuit has a finely-tuned capacitance value and a finely-tuned resistance value. The cyclic oscillator transmits an oscillating clock signal to the control circuit to choose and provide the coarsely-tuned capacitance value, the coarsely-tuned resistance value, the finely-tuned capacitance value and the finely-tuned resistance value for the function circuit, thereby adjusting a function parameter.
    Type: Application
    Filed: May 6, 2020
    Publication date: June 3, 2021
    Inventors: Chong Jen HUANG, Yung Cheng SU, Ting Li CHU