Patents by Inventor Toan D. Do
Toan D. Do has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9245592Abstract: Integrated circuits are provided that have volatile memory elements. The memory elements produce output signals. The integrated circuits may be programmable logic device integrated circuits containing programmable core logic including transistors with gates. The core logic is powered using a core logic power supply level defined by a core logic positive power supply voltage and a core logic ground voltage. When loaded with configuration data, the memory elements produce output signals that are applied to the gates of the transistors in the core logic to customize the programmable logic device. The memory elements are powered with a memory element power supply level defined by a memory element positive power supply voltage and a memory element ground power supply voltage. The memory element power supply level is elevated with respect to the core logic power supply level.Type: GrantFiled: August 5, 2011Date of Patent: January 26, 2016Assignee: Altera CorporationInventors: Lin-Shih Liu, Mark T. Chan, Toan D. Do
-
Publication number: 20110285422Abstract: Integrated circuits are provided that have volatile memory elements. The memory elements produce output signals. The integrated circuits may be programmable logic device integrated circuits containing programmable core logic including transistors with gates. The core logic is powered using a core logic power supply level defined by a core logic positive power supply voltage and a core logic ground voltage. When loaded with configuration data, the memory elements produce output signals that are applied to the gates of the transistors in the core logic to customize the programmable logic device. The memory elements are powered with a memory element power supply level defined by a memory element positive power supply voltage and a memory element ground power supply voltage. The memory element power supply level is elevated with respect to the core logic power supply level.Type: ApplicationFiled: August 5, 2011Publication date: November 24, 2011Inventors: Lin-Shih Liu, Mark T. Chan, Toan D. Do
-
Patent number: 8013632Abstract: Integrated circuits such as programmable logic devices are provided with hotsocket detection circuitry. The hotsocket detection circuitry monitors signals on data pins and power supply voltages. If the data pins become active before the power supply voltages have reached appropriate levels, a hotsocket condition is identified. When a hotsocket condition is identified, driver circuitry on the integrated circuit can be disabled by a hotsocket signal. The integrated circuit may include multiple blocks of input-output circuitry, each of which includes a local hotsocket circuit that uses global hotsocket and power-on-reset signals in disabling input-output circuitry in that input-output block. A power supply circuit in each input-output block may ensure that the local hotsocket circuit in that input-output block is powered.Type: GrantFiled: December 15, 2009Date of Patent: September 6, 2011Assignee: Altera CorporationInventors: Jack Chui, Linda Chu, Toan D. Do
-
Patent number: 7995375Abstract: Integrated circuits are provided that have volatile memory elements. The memory elements produce output signals. The integrated circuits may be programmable logic device integrated circuits containing programmable core logic including transistors with gates. The core logic is powered using a core logic power supply level defined by a core logic positive power supply voltage and a core logic ground voltage. When loaded with configuration data, the memory elements produce output signals that are applied to the gates of the transistors in the core logic to customize the programmable logic device. The memory elements are powered with a memory element power supply level defined by a memory element positive power supply voltage and a memory element ground power supply voltage. The memory element power supply level is elevated with respect to the core logic power supply level.Type: GrantFiled: July 8, 2008Date of Patent: August 9, 2011Assignee: Altera CorporationInventors: Lin-Shih Liu, Mark T. Chan, Toan D. Do
-
Patent number: 7893716Abstract: Hotsocket detection circuitry is provided for detecting hotsocket conditions in integrated circuits such as programmable logic device integrated circuits. Power-on-reset circuitry may provide a power-on-reset signal that is indicative of when power supply voltages are ready to power circuitry on the integrated circuit for normal operation. A delay circuit that is powered by a power supply voltage may receive the power-on-reset signal and may generate a corresponding delayed version of the power-on-reset signal. The delayed version of the power-on-reset signal may be provided to the hotsocket detection circuitry to ensure that the hotsocket detection circuitry produces a hotsocket signal that transitions after a transition in the power-on-reset signal. The delay circuit may include one or more inverter stages.Type: GrantFiled: May 11, 2007Date of Patent: February 22, 2011Assignee: Altera CorporationInventors: Jack Chui, Toan D. Do, Kok Siong Tee
-
Patent number: 7884644Abstract: A level shifter circuit includes first and second transistors that receive a first input signal at control inputs. A level shifted output signal is generated by the first and the second transistors. Third and fourth transistors receive a second input signal at control inputs. The first input signal is an inverse of the second input signal. A first multiplexer circuit is configurable to couple a control input of a fifth transistor to the first and the second transistors. A second multiplexer circuit is configurable to couple a control input of a sixth transistor to the third and the fourth transistors.Type: GrantFiled: February 21, 2010Date of Patent: February 8, 2011Assignee: Altera CorporationInventors: Luqiong Wu, Linda Chu, Toan D. Do, Jack Chui, Praveen Krishnanunni
-
Publication number: 20080266997Abstract: Integrated circuits are provided that have volatile memory elements. The memory elements produce output signals. The integrated circuits may be programmable logic device integrated circuits containing programmable core logic including transistors with gates. The core logic is powered using a core logic power supply level defined by a core logic positive power supply voltage and a core logic ground voltage. When loaded with configuration data, the memory elements produce output signals that are applied to the gates of the transistors in the core logic to customize the programmable logic device. The memory elements are powered with a memory element power supply level defined by a memory element positive power supply voltage and a memory element ground power supply voltage. The memory element power supply level is elevated with respect to the core logic power supply level.Type: ApplicationFiled: July 8, 2008Publication date: October 30, 2008Inventors: Lin-Shih Liu, Mark T. Chan, Toan D. Do
-
Patent number: 7411853Abstract: Integrated circuits are provided that have volatile memory elements. The memory elements produce output signals. The integrated circuits may be programmable logic device integrated circuits containing programmable core logic including transistors with gates. The core logic is powered using a core logic power supply level defined by a core logic positive power supply voltage and a core logic ground voltage. When loaded with configuration data, the memory elements produce output signals that are applied to the gates of the transistors in the core logic to customize the programmable logic device. The memory elements are powered with a memory element power supply level defined by a memory element positive power supply voltage and a memory element ground power supply voltage. The memory element power supply level is elevated with respect to the core logic power supply level.Type: GrantFiled: November 17, 2005Date of Patent: August 12, 2008Assignee: Altera CorporationInventors: Lin-Shih Liu, Mark T. Chan, Toan D. Do
-
Patent number: 7363414Abstract: Integrated circuits such as programmable logic devices are provided with hotsocket detection circuitry. The hotsocket detection circuitry monitors signals on data pins and power supply voltages. If the data pins become active before the power supply voltages have reached appropriate levels, a hotsocket condition is identified. When a hotsocket condition is identified, driver circuitry on the integrated circuit can be disabled by a hotsocket signal. Conductive paths may be used to share hotsocket detectors among multiple blocks of input-output circuitry.Type: GrantFiled: June 9, 2006Date of Patent: April 22, 2008Assignee: Altera CorporationInventor: Toan D. Do
-
Patent number: 7085870Abstract: Integrated circuits such as programmable logic devices are provided with hotsocket detection circuitry. The hotsocket detection circuitry monitors signals on data pins and power supply voltages. If the data pins become active before the power supply voltages have reached appropriate levels, a hotsocket condition is identified. When a hotsocket condition is identified, driver circuitry on the integrated circuit can be disabled by a hotsocket signal. Conductive paths may be used to share hotsocket detectors among multiple blocks of input-output circuitry.Type: GrantFiled: September 7, 2004Date of Patent: August 1, 2006Assignee: Altera CorporationInventor: Toan D. Do
-
Patent number: 6985011Abstract: Apparatus and method configures a programmable logic device (PLD). The method includes reading a first configuration frame from the PLD. The first configuration frame indicates used and unused bit positions. The method further includes reading a second configuration frame from a memory. The second configuration frame is related to the first configuration frame. The method further includes creating a third configuration frame by placing information from the second configuration frame into positions indicated by the first configuration frame. The method further includes configuring the PLD using the third configuration frame. In this manner, the second configuration frame may occupy less space in the memory, and may be read more quickly, than a frame that also included position information.Type: GrantFiled: December 16, 2003Date of Patent: January 10, 2006Assignee: Altera CorporationInventor: Toan D. Do
-
Patent number: 6894531Abstract: The present invention provides circuitry for implementing a multiple data rate interface architectures for programmable logic devices. The programmable logic device of the invention includes a core and surrounding periphery. The core includes a plurality of logic elements arranged in an array. Some of the logic elements within the core include registers that are used as data registers for the multiple data rate interface.Type: GrantFiled: May 22, 2003Date of Patent: May 17, 2005Assignee: Altera CorporationInventors: Behzad Nouban, Toan D. Do, Pooyan Khoshkhoo