Patents by Inventor Tom D. H. Yiu

Tom D. H. Yiu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5618742
    Abstract: Contactless flash EPROM cell and array designs, and methods for fabricating the same result in dense, segmentable flash EPROM chips. Also, an extended floating gate structure, and method for manufacturing the extended floating gate allow for higher capacitive coupling ratios in flash EPROM circuitry with very small design rules. The floating gates are extended in a symmetrical fashion in a drain-source-drain architecture, so that each pair of columns of cells has a floating gate which is extended in opposite directions from one another. This allows one to take advantage of the space on the cell normally consumed by the isolation regions, to extend the floating gates without increasing the layouts of the cells. Also, an easily scalable design is based on establishing conductive spacers on the sides of floating gate deposition layers which are used for self-alignment of the source and drain.
    Type: Grant
    Filed: October 26, 1994
    Date of Patent: April 8, 1997
    Assignee: Macronix Internatioal, Ltd.
    Inventors: Fuchia Shone, Tom D.-H. Yiu, Tien-Ler Lin
  • Patent number: 5528546
    Abstract: For non-volatile memory devices, such as flash EPROM integrated circuits, which have memory cells and reference cells, and sense circuitry responsive to addressed memory cells and the reference cells, and in which a read potential is supplied to the gate of the selected memory cells and a reference potential is supplied to the gate of a reference memory cell during a read mode, the state of the programmable memory cells is verified by (1) supplying a first verify potential to the gate of an address programmable memory cell; and (2) supplying a second verify potential to the gate of the reference cell which is different from the first verify potential. Because cell current is a very strong function of the gate voltage, applying different gate voltages to the memory and reference cells is equivalent to adjusting the sense ratio.
    Type: Grant
    Filed: May 19, 1995
    Date of Patent: June 18, 1996
    Assignee: Macronix International Company, Ltd.
    Inventors: Liang Chao, Tien-Ler Lin, Tom D.-H. Yiu
  • Patent number: 5399891
    Abstract: Novel contactless FLASH EPROM cell and array designs, and methods for fabricating the same is based on a unique drain-source-drain configuration, in which a single source diffusion is shared by two columns of transistors. An elongated first drain diffusion region, an elongated source diffusion region, and an elongated second drain diffusion region, are formed in a semi-conductor substrate along essentially parallel lines. Field oxide regions are grown on opposite sides of the first and second drain diffusion regions. Floating gates and control gate wordlines are formed orthogonal to the drain-source-drain structure to establish two columns of storage cells having a shared source region. The shared source region is coupled through a bottom block select transistor to a virtual ground terminal. Each drain diffusion region is coupled through a top block select transistor to global bitline.
    Type: Grant
    Filed: January 25, 1994
    Date of Patent: March 21, 1995
    Assignee: Macronix International Co., Ltd.
    Inventors: Tom D. H. Yiu, Fuchia Shone, Tien-Ler Lin, Ling Chen
  • Patent number: 5117389
    Abstract: A flat-cell ROM array reduces the number of block select transistors utilized, allows for the layout of straight metal lines, while sharing the metal lines between even and odd banks, and achieves very high density and high performance. Parallel buried diffusion regions are deposited in the substrate. A gate oxide is laid over the substrate. A plurality of polysilicon word lines are laid over the gate oxide perpendicular to the buried diffusion regions, so that the areas between the respective pairs of buried diffusion regions and under the polysilicon word lines, form columns of flat cell field effect transistors. An insulating layer is laid over the polysilicon word lines, and a plurality of metal bit lines and virtual ground lines is deposited. These metal lines are shared by even and odd columns of field effect transistors. Access to the metal lines is made through a plurality of LOCOS block select transistors connected to every other buried diffusion bit line.
    Type: Grant
    Filed: September 5, 1990
    Date of Patent: May 26, 1992
    Assignee: Macronix International Co., Ltd.
    Inventor: Tom D. H. Yiu