Patents by Inventor Tomas Palacios

Tomas Palacios has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230155621
    Abstract: The disclosure relates to a system, method and computer program product for reducing a mobile phone user's RF signal emissions exposure at the mobile device and increasing the battery life of an active mobile device. In accordance with the method, a hardware processor device obtains respective data representing: a current location of the actively communicating mobile device held by a user, a current orientation angle of the mobile device relative to a reference axis, an identification of a communications cell in which a communications receiver receiving communications from the mobile phone is located, and a location of the communications receiver. The processor computes an angle based on the data representing the current mobile device location, the current orientation angle and the location of the communications receiver, and compares the computed angle against a threshold angle.
    Type: Application
    Filed: May 3, 2021
    Publication date: May 18, 2023
    Applicant: CONTECH RF DEVICES, LLC
    Inventors: Ronald KOEPPEL, Tomas PALACIOS
  • Publication number: 20210343703
    Abstract: A semiconductor device having relatively linear and constant parasitic capacitance of an operation range includes a first component having a negatively charged carrier channel and a second component comprising a positively charged carrier channel. The first component has source terminal and a drain terminal. The second component has bias terminal. Both components share a gate terminal that is electrostatically coupled to the negatively charged carrier channel of the first component and the positively charged carrier channel of the second component to produce a capacitance profile that stays relatively linear and constant as a voltage at the gate terminal changes.
    Type: Application
    Filed: April 8, 2021
    Publication date: November 4, 2021
    Inventors: Tomas PALACIOS, Nadim CHOWDHURY, Qingyun XIE
  • Patent number: 10914637
    Abstract: A thermo-mechanical bolometer includes a substrate and a sensing component mounted on the substrate. The sensing element comprises (a) at least one thermal-actuation component mounted in parallel with the substrate and (b) a strain sensor mounted on the at least one layer of thermal-actuation component. The at least one thermal-actuation component alone or in combination (a) absorbs electromagnetic waves and converts energy from absorbed electromagnetic waves into a change in temperature and (b) converts the change in temperature into a deformation of the at least one layer. The strain sensor comprises a layer of fragments with a gap space between the fragments, wherein the strain sensor senses the deformation or mechanical movement and exhibits a change in electrical resistance in response to the sensed deformation or mechanical movement.
    Type: Grant
    Filed: June 23, 2019
    Date of Patent: February 9, 2021
    Assignee: Massachusetts Institute of Technology
    Inventors: Yuxuan Lin, Xiang Ji, Tomas Palacios, Jing Kong
  • Patent number: 10566192
    Abstract: A semiconductor device such as a transistor includes a source region, a drain region, a semiconductor region, at least one island region and at least one gate region. The semiconductor region is located between the source region and the drain region. The island region is located in the semiconductor region. Each of the island regions differs from the semiconductor region in one or more characteristics selected from the group including resistivity, doping type, doping concentration, strain and material composition. The gate region is located between the source region and the drain region covering at least a portion of the island regions.
    Type: Grant
    Filed: May 7, 2015
    Date of Patent: February 18, 2020
    Assignee: CAMBRIDGE ELECTRONICS, INC.
    Inventors: Bin Lu, Tomas Palacios, Ling Xia, Mohamed Azize
  • Publication number: 20200027745
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions. Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Application
    Filed: December 13, 2018
    Publication date: January 23, 2020
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Publication number: 20190390950
    Abstract: A thermo-mechanical bolometer includes a substrate and a sensing component mounted on the substrate. The sensing element comprises (a) at least one thermal-actuation component mounted in parallel with the substrate and (b) a strain sensor mounted on the at least one layer of thermal-actuation component. The at least one thermal-actuation component alone or in combination (a) absorbs electromagnetic waves and converts energy from absorbed electromagnetic waves into a change in temperature and (b) converts the change in temperature into a deformation of the at least one layer. The strain sensor comprises a layer of fragments with a gap space between the fragments, wherein the strain sensor senses the deformation or mechanical movement and exhibits a change in electrical resistance in response to the sensed deformation or mechanical movement.
    Type: Application
    Filed: June 23, 2019
    Publication date: December 26, 2019
    Applicant: Massachusetts Institute of Technology
    Inventors: Yuxuan Lin, Xiang Ji, Tomas Palacios, Jing Kong
  • Patent number: 10217641
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions. Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Grant
    Filed: January 20, 2016
    Date of Patent: February 26, 2019
    Assignees: International Business Machines Corporation, MASSACHUSETTS INSTITUTE OF TECHNOLOGY
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Patent number: 9812525
    Abstract: A two-dimensional heterostructure is synthesized by producing a patterned first two-dimensional material on a growth substrate. The first two-dimensional material is patterned to define at least one void through which an exposed region of the growth substrate is exposed. Seed molecules are selectively deposited either on the exposed region of the growth substrate or on the patterned first two-dimensional material. A second two-dimensional material that is distinct from the first two-dimensional material is then grown from the deposited seed molecules.
    Type: Grant
    Filed: December 9, 2016
    Date of Patent: November 7, 2017
    Assignee: Massachusetts Institute of Technology
    Inventors: Mildred S. Dresselhaus, Jing Kong, Tomas A. Palacios, Xi Ling, Yuxuan Lin
  • Publication number: 20170301772
    Abstract: A wafer bonding technique to fabricate GaN devices is disclosed. In this technique, a GaN layer (or a GaN stack including at least one GaN layer) is fabricated on a first substrate (e.g., a silicon substrate) and has a high quality surface with a dislocation density less than 1010/cm2. The assembly of the first substrate and the GaN layer is then bonded to a second substrate (e.g., a carbide substrate or an AlN substrate) by coupling the high quality surface to the second substrate. The high quality of the GaN surface in contact with the carbide substrate creates a good thermal contact. The first substrate is etched away to expose a GaN surface for further processing, such as electrode formation.
    Type: Application
    Filed: April 17, 2017
    Publication date: October 19, 2017
    Inventors: Robert M. Radway, Tomas A. Palacios
  • Publication number: 20170170260
    Abstract: A two-dimensional heterostructure is synthesized by producing a patterned first two-dimensional material on a growth substrate. The first two-dimensional material is patterned to define at least one void through which an exposed region of the growth substrate is exposed. Seed molecules are selectively deposited either on the exposed region of the growth substrate or on the patterned first two-dimensional material. A second two-dimensional material that is distinct from the first two-dimensional material is then grown from the deposited seed molecules.
    Type: Application
    Filed: December 9, 2016
    Publication date: June 15, 2017
    Applicant: Massachusetts Institute of Technology
    Inventors: Mildred S. Dresselhaus, Jing Kong, Tomas A. Palacios, Xi Ling, Yuxuan Lin
  • Publication number: 20160365437
    Abstract: A semiconductor device includes a substrate, a first active layer, a second active layer, at least first and second electrodes, an E-field management layer, and at least one injection electrode. The first active layer is disposed over the substrate. The second active layer is disposed on the first active layer such that a laterally extending conductive channel arises which extends in a lateral direction. The laterally extending conductive channel is located between the first active layer and the second active layer. The first and second electrodes are electrically connected to the first active layer. The E-field management layer, which reduces the electric-field gradients arising in the first and second active layers, is disposed over the second active layer. The injection electrode is electrically connected to the E-field management layer.
    Type: Application
    Filed: August 26, 2016
    Publication date: December 15, 2016
    Inventors: Bin Lu, Tomas Palacios, Ling Xia, Mohamed Azize
  • Publication number: 20160284811
    Abstract: Device are described that include a semiconductor material layer and at least one graphene-based electrode disposed over a portion of the semiconductor material layer, such that the at least one graphene-based electrode forms an overlap region with the semiconductor material layer. The device includes a means for providing charge carriers in the at least one graphene-based electrode proximate to the overlap region, to reduce a difference between a work function of the at least one graphene-based electrode and an electron affinity of the semiconductor material layer, to reduce a Schottky barrier height between the semiconductor material layer and the at least one graphene-based electrode.
    Type: Application
    Filed: November 4, 2014
    Publication date: September 29, 2016
    Inventors: Lili Yu, Han Wang, Tomas Palacios
  • Patent number: 9455342
    Abstract: A semiconductor device includes a substrate, a first active layer, a second active layer, at least first and second electrodes, an E-field management layer, and at least one injection electrode. The first active layer is disposed over the substrate. The second active layer is disposed on the first active layer such that a laterally extending conductive channel arises which extends in a lateral direction. The laterally extending conductive channel is located between the first active layer and the second active layer. The first and second electrodes are electrically connected to the first active layer. The E-field management layer, which reduces the electric-field gradients arising in the first and second active layers, is disposed over the second active layer. The injection electrode is electrically connected to the E-field management layer.
    Type: Grant
    Filed: November 21, 2014
    Date of Patent: September 27, 2016
    Assignee: CAMBRIDGE ELECTRONICS, INC.
    Inventors: Bin Lu, Tomas Palacios, Ling Xia, Mohamed Azize
  • Publication number: 20160225887
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Application
    Filed: January 20, 2016
    Publication date: August 4, 2016
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Publication number: 20160064539
    Abstract: A semiconductor structure has a first layer that includes a first semiconductor material and a second layer that includes a second semiconductor material. The first semiconductor material is selectively etchable over the second semiconductor material using a first etching process. The first layer is disposed over the second layer. A recess is disposed at least in the first layer. Also described is a method of forming a semiconductor structure that includes a recess. The method includes etching a region in a first layer using a first etching process. The first layer includes a first semiconductor material. The first etching process stops at a second layer beneath the first layer. The second layer includes a second semiconductor material.
    Type: Application
    Filed: November 15, 2013
    Publication date: March 3, 2016
    Applicant: Massachusetts Institute of Technology
    Inventors: Bin Lu, Min Sun, Tomas Palacios
  • Publication number: 20150349124
    Abstract: A semiconductor device such as a transistor includes a source region, a drain region, a semiconductor region, at least one island region and at least one gate region. The semiconductor region is located between the source region and the drain region. The island region is located in the semiconductor region. Each of the island regions differs from the semiconductor region in one or more characteristics selected from the group including resistivity, doping type, doping concentration, strain and material composition. The gate region is located between the source region and the drain region covering at least a portion of the island regions.
    Type: Application
    Filed: May 7, 2015
    Publication date: December 3, 2015
    Inventors: Bin Lu, Tomas Palacios, Ling Xia, Mohamed Azize
  • Publication number: 20150349064
    Abstract: A semiconductor wafer includes a substrate and at least one nucleation layer overlying the substrate. The nucleation layer includes a AlxSiyCzNwOt composition with 0?x?1, 0?y?1, 0?z?1, 0?w?1, 0?t?1, and x×y>0 and with any additional impurities being less than 10% of the AlxSiyCzNwOt composition. The semiconductor wafer also includes a buffer layer structure overlying the nucleation layer. The buffer layer structure including at least one layer having a group III nitride composition.
    Type: Application
    Filed: May 5, 2015
    Publication date: December 3, 2015
    Inventors: Mohamed Azize, Ling Xia, Bin Lu, Tomas Palacios
  • Publication number: 20150144957
    Abstract: A semiconductor device includes a substrate, a first active layer, a second active layer, at least first and second electrodes, an E-field management layer, and at least one injection electrode. The first active layer is disposed over the substrate. The second active layer is disposed on the first active layer such that a laterally extending conductive channel arises which extends in a lateral direction. The laterally extending conductive channel is located between the first active layer and the second active layer. The first and second electrodes are electrically connected to the first active layer. The E-field management layer, which reduces the electric-field gradients arising in the first and second active layers, is disposed over the second active layer. The injection electrode is electrically connected to the E-field management layer.
    Type: Application
    Filed: November 21, 2014
    Publication date: May 28, 2015
    Inventors: Bin Lu, Tomas Palacios, Ling Xia, Mohamed Azize
  • Patent number: 8759876
    Abstract: A heterojunction for use in a transistor structure is provided. The heterojunction includes a barrier layer positioned beneath a gate region of the transistor structure. The barrier layer includes nitride-based semiconductor materials. A channel layer provides electrical conduction An intermediate layer near the barrier layer and including nitride-based semiconductor materials having a wider bandgap than the channel layer.
    Type: Grant
    Filed: October 6, 2009
    Date of Patent: June 24, 2014
    Assignee: Massachusetts Institute of Technology
    Inventors: Bin Lu, Tomás Palacios
  • Patent number: 8703623
    Abstract: A semiconductor arrangement is provided that includes one or more substrate structures. One or more nitride-based material structures are used in fabricating nitride-based devices. One or more intermediary layers are interposed between the one or more substrate structures and the one or more nitride-based material structures. The one or more intermediary layers support the lattice mismatch and thermal expansion coefficients between the one or more nitride-based material structure and the one or more substrate structures. Several new electronic devices based on this arrangement are described.
    Type: Grant
    Filed: June 1, 2009
    Date of Patent: April 22, 2014
    Assignee: Massachusetts Institute of Technology
    Inventors: Jinwook Chung, Han Wang, Tomas Palacios