Patents by Inventor Tomoki Kanemochi

Tomoki Kanemochi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070028203
    Abstract: To create a function verification description, which is used for verifying a result of simulation performed on a finite state machine, irrespective of description languages of designing an FSM and creating the function verification description even by a person without knowledge of the language and the creation method of the function verification description, there is provided an apparatus including: an extracting section for extracting data concerning a performance that is a subject for the simulation from specification data of the FSM; a retaining section for retaining one or more description templates for function verification descriptions which are associated with one or more performances that are subjects for simulation; a selecting section for selecting a description template corresponding to the first performance; and a creating section for creating the function verifying description by substituting the data concerning the first performance into the particular description template selected.
    Type: Application
    Filed: October 26, 2005
    Publication date: February 1, 2007
    Applicant: Fujitsu Limited
    Inventors: Mitsuru Sato, Hiroji Takeyama, Yuki Kumon, Tomoki Kanemochi
  • Publication number: 20060047451
    Abstract: A circuit diagram display apparatus displays a plurality of logic circuit diagrams. An associating unit associates the logic circuits based on at least any one of identification information, structural information, logical equivalence information, and external designated information about the logic circuits. A display format changing unit changes a display format between a side-by-side format and one-below-the-other format. A display controller performs control to display a target point in the logic circuit diagram in the same position before and after the display format is changed.
    Type: Application
    Filed: December 28, 2004
    Publication date: March 2, 2006
    Applicant: FUJITSU LIMITED
    Inventors: Mituru Sato, Yuki Kumon, Hiroji Takeyama, Terunobu Maruyama, Miki Takagi, Tomoki Kanemochi