Patents by Inventor Toong Erh Ooi

Toong Erh Ooi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180300175
    Abstract: A base cell of a gate array architecture includes an increased number of transistors that can be interconnected or not interconnected so as to realize similar advantages as a having a library of transistors of different sizes. In one embodiment, each column a base cell contains two PMOS transistors and two NMOS transistors connected so as to share a single polysilicon (“poly”) gate electrode. Such an arrangement of the transistors in metal only programmable base cell architecture provides three different P and N transistor widths per poly gate and may provide nine different combinations transistor widths for P and N for design. The number of gate electrodes is minimized and their arrangement simplified such that the size of the base cell may be same size compared to traditional gate array base cell with four transistors. Moreover, only a single type of base cell need be provided, simplifying layout and design.
    Type: Application
    Filed: November 14, 2014
    Publication date: October 18, 2018
    Inventors: Jonathan Park, Yin Hoa Liew, Wei Zhi Kang, Yan Khai Lee, Wan Tat, Toong Erh Ooi, Soo Chuan Tan
  • Patent number: 9812422
    Abstract: An apparatus including a die; and a build-up carrier including alternating layers of conductive material and dielectric material disposed on a device side of the die and dielectric material embedding a portion of a thickness dimension of the die; and a plurality of carrier contact points disposed at a gradation between the device side of the die and the embedded thickness dimension of the die and configured for connecting the carrier to a substrate. A method including disposing a die on a sacrificial substrate with a device side of the die opposite the sacrificial substrate; forming a build-up carrier adjacent a device side of a die, wherein the build-up carrier includes a dielectric material defining a gradation between the device side of the die and a backside of the die, the gradation including a plurality of carrier contact points; and separating the die and the carrier from the sacrificial substrate.
    Type: Grant
    Filed: September 22, 2016
    Date of Patent: November 7, 2017
    Assignee: Intel Corporation
    Inventors: Toong Erh Ooi, Bok Eng Cheah, Nitesh Nimkar
  • Publication number: 20170012020
    Abstract: An apparatus including a die; and a build-up carrier including alternating layers of conductive material and dielectric material disposed on a device side of the die and dielectric material embedding a portion of a thickness dimension of the die; and a plurality of carrier contact points disposed at a gradation between the device side of the die and the embedded thickness dimension of the die and configured for connecting the carrier to a substrate. A method including disposing a die on a sacrificial substrate with a device side of the die opposite the sacrificial substrate; forming a build-up carrier adjacent a device side of a die, wherein the build-up carrier includes a dielectric material defining a gradation between the device side of the die and a backside of the die, the gradation including a plurality of carrier contact points; and separating the die and the carrier from the sacrificial substrate.
    Type: Application
    Filed: September 22, 2016
    Publication date: January 12, 2017
    Inventors: Toong Erh Ooi, Bok Eng Cheah, Nitesh Nimkar
  • Patent number: 9455218
    Abstract: An apparatus including a die; and a build-up carrier including alternating layers of conductive material and dielectric material disposed on a device side of the die and dielectric material embedding a portion of a thickness dimension of the die; and a plurality of carrier contact points disposed at a gradation between the device side of the die and the embedded thickness dimension of the die and configured for connecting the carrier to a substrate. A method including disposing a die on a sacrificial substrate with a device side of the die opposite the sacrificial substrate; forming a build-up carrier adjacent a device side of a die, wherein the build-up carrier includes a dielectric material defining a gradation between the device side of the die and a backside of the die, the gradation including a plurality of carrier contact points; and separating the die and the carrier from the sacrificial substrate.
    Type: Grant
    Filed: March 28, 2013
    Date of Patent: September 27, 2016
    Assignee: Intel Corporation
    Inventors: Toong Erh Ooi, Bok Eng Cheah, Nitesh Nimkar
  • Publication number: 20140291866
    Abstract: An apparatus including a die; and a build-up carrier including alternating layers of conductive material and dielectric material disposed on a device side of the die and dielectric material embedding a portion of a thickness dimension of the die; and a plurality of carrier contact points disposed at a gradation between the device side of the die and the embedded thickness dimension of the die and configured for connecting the carrier to a substrate. A method including disposing a die on a sacrificial substrate with a device side of the die opposite the sacrificial substrate; forming a build-up carrier adjacent a device side of a die, wherein the build-up carrier includes a dielectric material defining a gradation between the device side of the die and a backside of the die, the gradation including a plurality of carrier contact points; and separating the die and the carrier from the sacrificial substrate.
    Type: Application
    Filed: March 28, 2013
    Publication date: October 2, 2014
    Inventors: Toong Erh Ooi, Bok Eng Cheah, Nitesh Nimkar