Patents by Inventor Toru Arisaka

Toru Arisaka has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7405684
    Abstract: A signal selecting circuit is disclosed which outputs a first and a second digital signals by converting a first and a second analog signals into digital signals, the first and the second analog signals being the same or different signals selected from a plurality of analog signals, the signal selecting circuit comprising: an analog signal selection circuit that, based on an analog selection signal, selects the first and the second analog signals from the plurality of analog signals; a first AD converter that converts the first analog signal outputted from the analog signal selection circuit into a third digital signal to output the third digital signal; a second AD converter that converts the second analog signal outputted from the analog signal selection circuit into a fourth digital signal to output the fourth digital signal; a digital signal selection circuit that, based on a digital signal, selectively outputs one or both of the third and the fourth digital signals as the first and the second digital sig
    Type: Grant
    Filed: December 14, 2006
    Date of Patent: July 29, 2008
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Shuji Kimura, Wataru Kusumoto, Toru Arisaka
  • Publication number: 20070139245
    Abstract: A signal selecting circuit is disclosed which outputs a first and a second digital signals by converting a first and a second analog signals into digital signals, the first and the second analog signals being the same or different signals selected from a plurality of analog signals, the signal selecting circuit comprising: an analog signal selection circuit that, based on an analog selection signal, selects the first and the second analog signals from the plurality of analog signals; a first AD converter that converts the first analog signal outputted from the analog signal selection circuit into a third digital signal to output the third digital signal; a second AD converter that converts the second analog signal outputted from the analog signal selection circuit into a fourth digital signal to output the fourth digital signal; a digital signal selection circuit that, based on a digital signal, selectively outputs one or both of the third and the fourth digital signals as the first and the second digital sig
    Type: Application
    Filed: December 14, 2006
    Publication date: June 21, 2007
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Shuji Kimura, Wataru Kusumoto, Toru Arisaka
  • Publication number: 20040210816
    Abstract: A data buffer receives and temporarily stores data including a product code enabling error correction in first and second directions. An exclusive-OR operation circuit uses an error amount detected by error correction in the first direction and data stored in a storage element to calculate a first error check result. A PI direction error-checking circuit according to the first error check result performs error check after error correction in the first direction. A PO direction partial error-checking circuit and a PO direction aggregate error-checking circuit use an error amount detected in error correction in the second direction and calculate a second error check result. The first and second error check results are used to generate a final error check result by an exclusive-OR operation circuit.
    Type: Application
    Filed: May 14, 2004
    Publication date: October 21, 2004
    Applicant: Sanyo Electric Co., Ltd.
    Inventors: Tatsushi Ohyama, Hideki Yamauchi, Hiroki Nagai, Toru Arisaka
  • Patent number: 6802040
    Abstract: An error correction circuit includes a first error correction operation circuit subjecting to error correction a code of a line of a PI system in a data block including a product code that is stored in a buffer memory, and a second error correction operation circuit subjecting a PO-system line code to error correction. Data corrected by the first error correction circuit is transferred to the second error correction operation circuit at a second syndrome calculation circuit including a storage element storing a development of a syndrome calculation. Whenever PI-system line data corrected is received, the second syndrome calculation circuit reads corresponding data from the storage element and calculates a syndrome and overwrites the obtained value on old data stored in the storage element.
    Type: Grant
    Filed: November 17, 2000
    Date of Patent: October 5, 2004
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Tatsushi Ohyama, Toru Arisaka, Hideki Yamauchi
  • Patent number: 6772385
    Abstract: A data buffer receives and temporarily stores data including a product code enabling error correction in first and second directions. An exclusive-OR operation circuit uses an error amount detected by error correction in the first direction and data stored in a storage element to calculate a first error check result. A PI direction error-checking circuit according to the first error check result performs error check after error correction in the first direction. A PO direction partial error-checking circuit and a PO direction aggregate error-checking circuit use an error amount detected in error correction in the second direction and calculate a second error check result. The first and second error check results are used to generate a final error check result by an exclusive-OR operation circuit.
    Type: Grant
    Filed: January 30, 2001
    Date of Patent: August 3, 2004
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Tatsushi Ohyama, Hideki Yamauchi, Hiroki Nagai, Toru Arisaka
  • Publication number: 20010014960
    Abstract: A data buffer receives and temporarily stores data including a product code enabling error correction in first and second directions. An exclusive-OR operation circuit uses an error amount detected by error correction in the first direction and data stored in a storage element to calculate a first error check result. A PI direction error-checking circuit according to the first error check result performs error check after error correction in the first direction. A PO direction partial error-checking circuit and a PO direction aggregate error-checking circuit use an error amount detected in error correction in the second direction and calculate a second error check result. The first and second error check results are used to generate a final error check result by an exclusive-OR operation circuit.
    Type: Application
    Filed: January 30, 2001
    Publication date: August 16, 2001
    Applicant: SANYO ELECTRIC CO., LTD.,
    Inventors: Tatsushi Ohyama, Hideki Yamauchi, Hiroki Nagai, Toru Arisaka