Patents by Inventor Toshiaki Edahiro

Toshiaki Edahiro has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180233910
    Abstract: An energy management device in embodiments includes a selection unit and an output unit. The selection unit selects a power supply or load to be controlled in accordance with responsibility, among a plurality of power supplies or loads having different responsibilities, in accordance with a command used to change an amount of consumption of a power supplied from a commercial power supply. The output unit outputs a control signal used to change the amount of consumption of power supplied from the commercial power supply to a control circuit configured to control the power supply or load selected by the selection unit.
    Type: Application
    Filed: August 31, 2015
    Publication date: August 16, 2018
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Kazuto KUBOTA, Akihiro SUYAMA, Toshiaki EDAHIRO, Takahisa WADA, Kiyotaka MATSUE, Yosuke TONAMI
  • Publication number: 20180069398
    Abstract: A storage battery operation plan creation device of an embodiment includes a planner. The planner creates an operation plan of a storage battery on the basis of a graph created on the basis of both a prediction result of each of a power demand and an amount of power generated by a system which uses renewable energy and electricity rate information representing information of an electric power unit price of each time, the graph including a link representing a change of the remaining amount of the storage battery due to charging/discharging of the storage battery at each time and information of a power cost of a destination node of the link caused by the change of the remaining amount.
    Type: Application
    Filed: February 19, 2016
    Publication date: March 8, 2018
    Applicants: Kabushiki Kaisha Toshiba, TOSHIBA INFRASTRUCTURE SYSTEMS & SOLUTIONS CORPORATION
    Inventors: Kazuto KUBOTA, Akihiro SUYAMA, Toshiaki EDAHIRO, Takahisa WADA, Kiyotaka MATSUE, Yosuke TONAMI, Riho ARAI
  • Publication number: 20170293869
    Abstract: An apparatus operation plan creation device according to an embodiment includes a power generation quantity predictor, a power demand predictor, a hot water demand predictor, an estimator, a decider, a calculator, and a plan creator. The power generation quantity predictor predicts a quantity of power generation. The power demand predictor predicts a quantity of power demand. The hot water demand predictor predicts a quantity of hot water demand. The estimator estimates a quantity of power generation by a fuel cell based on a predicted value of a quantity of hot water demand. The decider decides a quantity of power storage of a storage battery.
    Type: Application
    Filed: July 2, 2015
    Publication date: October 12, 2017
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Akihiro SUYAMA, Kazuto KUBOTA, Toshiaki EDAHIRO
  • Patent number: 9563530
    Abstract: According to one embodiment, a device state estimation apparatus includes a detector and an operating state estimator. The detector detects devices in the ON operating state, based on a comparison between a calculated one of a first characteristic of a current or power harmonic in a power feed line and a reference one of the first characteristic which has been predetermined for at least one device. The operating state estimator extracts at least one set of the second characteristics from plural sets of second characteristics associated with harmonic, which have been predetermined. Each set of the second characteristics is for operating states of each of the devices. The one set of the second characteristics is for operating states of the device in the ON operating state which is detected by the detector.
    Type: Grant
    Filed: July 2, 2014
    Date of Patent: February 7, 2017
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takahisa Wada, Kazuto Kubota, Kyosuke Katayama, Toshiaki Edahiro
  • Publication number: 20150317229
    Abstract: According to one embodiment, a device state estimation apparatus includes a detector and an operating state estimator. The detector detects devices in the ON operating state, based on a comparison between a calculated one of a first characteristic of a current or power harmonic in a power feed line and a reference one of the first characteristic which has been predetermined for at least one device. The operating state estimator extracts at least one set of the second characteristics from plural sets of second characteristics associated with harmonic, which have been predetermined. Each set of the second characteristics is for operating states of each of the devices. The one set of the second characteristics is for operating states of the device in the ON operating state which is detected by the detector.
    Type: Application
    Filed: July 2, 2014
    Publication date: November 5, 2015
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Takahisa WADA, Kazuto Kubota, Kyosuke Katayama, Toshiaki Edahiro
  • Publication number: 20140379311
    Abstract: According to an embodiment, an estimation system estimates the power generation amount of a photovoltaic power generation unit. The estimation system includes a calculation unit and a coefficient optimization unit. The calculation unit calculates the estimated value of the power generation amount from the estimated value of a solar irradiance based on a power generation coefficient that converts the solar irradiance into the power generation amount. The coefficient optimization unit adaptively changes the power generation coefficient.
    Type: Application
    Filed: January 31, 2014
    Publication date: December 25, 2014
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Kiyotaka MATSUE, Kazuto KUBOTA, Akihiro SUYAMA, Kyosuke KATAYAMA, Takahisa WADA, Masayuki YAMAGISHI, Toshiaki EDAHIRO
  • Patent number: 8917548
    Abstract: A non-volatile semiconductor memory device according to embodiments has a memory cell array and a reading circuit, and, in a reading sequence, the reading circuit executes a prereading operation of supplying a first reading voltage to an adjacent word line and supplying a first reading pass voltage to a selected word line, and after executing the prereading operation, executes a main reading operation of supplying a fixed second reading voltage to the selected word line and supplying a fixed second reading pass voltage to the adjacent word line while sensing a plurality of electrical physical amounts of a target memory cell with different reading conditions.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: December 23, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiaki Edahiro, Masahiro Noguchi, Koki Ueno
  • Patent number: 8711635
    Abstract: A nonvolatile semiconductor memory device includes a memory cell which stores data and which is capable of being rewritten electrically, a bit line which is connected electrically to one end of a current path of the memory cell, a control circuit which carries out a verify operation to check a write result after data is written to the memory cell, and a voltage setting circuit which sets a charging voltage for the bit line in a verify operation and a read operation and makes a charging voltage in a read operation higher than a charging voltage in a verify operation.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: April 29, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takuya Futatsuyama, Toshiaki Edahiro, Norihiro Fujita, Fumitaka Arai, Tohru Maruyama, Masaki Kondo
  • Patent number: 8705288
    Abstract: According to one embodiment, a nonvolatile semiconductor memory includes a source line connected to first and second cell units, a cell-source driver setting the source line on a fixed potential in a programming, a data latch circuit temporary storing program data, a hookup circuit connecting one of the first and second bit lines to the data latch circuit, and connecting the other one of the first and second bit lines to the source line, in the programming, a level detection circuit detecting a potential level of the source line, and a control circuit determining a completion of a charge of the first and second bit lines when the potential level of the source line is larger than a threshold value, and making a charge time of the first and second bit lines variable, in the programming.
    Type: Grant
    Filed: September 8, 2011
    Date of Patent: April 22, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Toshiaki Edahiro
  • Patent number: 8618665
    Abstract: According to one embodiment, a semiconductor device having a pattern layout includes a first interconnect pattern and a contact pad. The first interconnect pattern includes lines and spaces which are alternately aligned in a first direction with a predetermined pitch. The contact pad is arranged between the lines in the first interconnect pattern and has a width that is triple the predetermined pitch. An interval between the line in the first interconnect pattern and the contact pad is the predetermined pitch, and the predetermined pitch is 100 nm or below.
    Type: Grant
    Filed: September 16, 2011
    Date of Patent: December 31, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Go Shikata, Fumiharu Nakajima, Toshiaki Edahiro
  • Patent number: 8559226
    Abstract: According to one embodiment, a threshold detecting method for detecting threshold values of nonvolatile semiconductor memory cells comprises applying a preset voltage to a word line connected to the memory cells, and performing bit-line sense at two different timings during discharging of one of a bit line connected to the memory cells and a node corresponding to the bit line, while a potential of the word line is kept constant.
    Type: Grant
    Filed: March 21, 2011
    Date of Patent: October 15, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Katsumi Abe, Masahiro Yoshihara, Toshiaki Edahiro
  • Patent number: 8503248
    Abstract: A nonvolatile semiconductor memory device for raising operating speed is provided. The nonvolatile semiconductor memory device includes plural bit lines extending in a first direction, and a memory cell that includes plural blocks each having plural NAND strings each of which includes a group of memory cells connected in series with one another and selecting transistors connected to the respective ends of the memory cell group. One ends of current paths in ones of the selecting transistors are connected to the bit lines, while one ends of current paths in the other selecting transistors are connected to a source line. The nonvolatile semiconductor memory device further includes a memory cell array and a voltage control circuit that is disposed in the memory cell array in a manner of bisecting the memory cell array and that charges or discharges the bit lines.
    Type: Grant
    Filed: March 23, 2011
    Date of Patent: August 6, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takahiro Otsuka, Toshiaki Edahiro
  • Patent number: 8498139
    Abstract: A memory includes plurality of word lines extending in a first direction, plurality of bit lines extending in a second direction to intersect with the word lines, and a memory cell array including plurality of memory cells connected to the word lines and the bit lines. Plurality of sense amplifiers include detectors configured to detect data transmitted from the memory cells to sense nodes via the corresponding bit lines, and capacitors connected between the sense nodes and a reference potential, respectively, and are provided to be arranged in the second direction from at least a side of one ends of the bit lines. Each of k capacitors corresponding to k detectors, where k is equal to or greater than 2, has a width corresponding to widths of the k detectors, the k capacitors are arranged in the second direction, and the k detectors are arranged in the first direction.
    Type: Grant
    Filed: September 2, 2011
    Date of Patent: July 30, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Yuya Suzuki, Toshiaki Edahiro
  • Patent number: 8482985
    Abstract: A nonvolatile semiconductor storage device according to an embodiment includes an erase circuit executing an erase sequence, wherein in the erase sequence, the erase circuit executes: an erase operation to change a selection memory cell group to an erased state, after the erase operation, a soft program operation on the selection memory cell group to solve over-erased state, and after the soft program operation, a first soft program verification operation performed on at least one partial selection memory cell group of a first partial selection memory cell group and a second partial selection memory cell group so as to confirm whether the partial selection memory cell group includes a predetermined number of memory cells or more that have threshold values equal to or more than a predetermined first threshold value, and after the first soft program verification operation.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: July 9, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ayako Yamano, Osamu Nagao, Toshiaki Edahiro
  • Patent number: 8400837
    Abstract: According to one embodiment, a semiconductor memory device includes memory cells, a memory cell array, a word line, a bit line, a source line, a row decoder, a sense amplifier, and a first MOS transistor. The word line is connected to gates of the memory cells. The bit line is electrically connected to drains of the memory cells. The source line is electrically connected to sources of the memory cells. The row decoder selects the word line. The sense amplifier senses and amplifies data read onto the bit line in a read operation. The first MOS transistor is capable of connecting a well region where the memory cells are formed with the source line and is arranged between the row decoder or the sense amplifier and the memory cell array.
    Type: Grant
    Filed: June 10, 2010
    Date of Patent: March 19, 2013
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Toshiaki Edahiro
  • Publication number: 20130010541
    Abstract: A nonvolatile semiconductor memory device includes a memory cell which stores data and which is capable of being rewritten electrically, a bit line which is connected electrically to one end of a current path of the memory cell, a control circuit which carries out a verify operation to check a write result after data is written to the memory cell, and a voltage setting circuit which sets a charging voltage for the bit line in a verify operation and a read operation and makes a charging voltage in a read operation higher than a charging voltage in a verify operation.
    Type: Application
    Filed: September 14, 2012
    Publication date: January 10, 2013
    Inventors: Takuya Futatsuyama, Toshiaki Edahiro, Norihiro Fujita, Fumitaka Arai, Tohru Maruyama, Masaki Kondo
  • Publication number: 20130003454
    Abstract: A non-volatile semiconductor memory device according to embodiments has a memory cell array and a reading circuit, and, in a reading sequence, the reading circuit executes a prereading operation of supplying a first reading voltage to an adjacent word line and supplying a first reading pass voltage to a selected word line, and after executing the prereading operation, executes a main reading operation of supplying a fixed second reading voltage to the selected word line and supplying a fixed second reading pass voltage to the adjacent word line while sensing a plurality of electrical physical amounts of a target memory cell with different reading conditions.
    Type: Application
    Filed: June 29, 2012
    Publication date: January 3, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Toshiaki Edahiro, Masahiro Noguchi, Koki Ueno
  • Patent number: 8339857
    Abstract: A nonvolatile semiconductor memory device according to one embodiment includes: a memory cell array; word lines; bit lines; and a control circuit configured to write multi-value data in the memory cells. The control circuit sets either even-ordinal-number bit lines or odd-ordinal-number bit lines as selected bit lines while setting the other as unselected bit lines; applies a write inhibiting voltage to the unselected bit lines; applies a write voltage to the selected bit lines corresponding to unwritten memory cells to be given one of threshold voltage distributions representing different written states; and applies the write inhibiting voltage to the selected bit lines corresponding to unwritten memory cells to be given any other of the threshold voltage distributions representing the different written states, memory cells already written, and memory cells to be maintained in a threshold voltage distribution representing an erased state, thereby executing a write operation.
    Type: Grant
    Filed: January 12, 2011
    Date of Patent: December 25, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Toshiaki Edahiro
  • Patent number: 8325545
    Abstract: According to one embodiment, a nonvolatile semiconductor memory device includes a memory cell array, threshold voltages of memory cells being set lowest in an erase state and sequentially set higher according to data in a program state, a plurality of bit lines connected to the memory cells, a word line connected to the memory cells, and a control circuit. In a case where a first memory cell is programmed to a first threshold voltage that is lowest among threshold voltages in the program state, the control circuit is configured to charge a first bit line connected to the first memory cell to a third voltage between a first voltage applied to a bit line when a memory cell is programmed to a second threshold voltage higher than the first threshold voltage and a second voltage applied to a bit line when a memory cell is inhibited from being programmed.
    Type: Grant
    Filed: September 16, 2011
    Date of Patent: December 4, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Toshiaki Edahiro
  • Patent number: 8315104
    Abstract: A nonvolatile semiconductor memory device includes a memory cell which stores data and which is capable of being rewritten electrically, a bit line which is connected electrically to one end of a current path of the memory cell, a control circuit which carries out a verify operation to check a write result after data is written to the memory cell, and a voltage setting circuit which sets a charging voltage for the bit line in a verify operation and a read operation and makes a charging voltage in a read operation higher than a charging voltage in a verify operation.
    Type: Grant
    Filed: June 25, 2009
    Date of Patent: November 20, 2012
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Takuya Futatsuyama, Toshiaki Edahiro, Norihiro Fujita, Fumitaka Arai, Tohru Maruyama, Masaki Kondo