Patents by Inventor Toshiaki Ozeki

Toshiaki Ozeki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100117879
    Abstract: An A/D converter which converts an analog input signal into a digital output signal by performing time-divisional parallel processings on the analog input signal using first and second pipeline type unit A/D converters (121,122), has a function of setting plural unit A/D converters which perform parallel processings according to a system request, and when the A/D converter is operated with a conversion frequency that is lower than the maximum conversion frequency, the unit A/D converter (122) is halted by a control signal (15), thereby reducing inter-channel errors among the unit A/D converters to improve the precision of the A/D converter.
    Type: Application
    Filed: February 28, 2008
    Publication date: May 13, 2010
    Inventors: Toshiaki Ozeki, Koji Oka, Daisuke Nomasaki, Ikuo Hidaka, Yoshikazu Makabe
  • Publication number: 20100097136
    Abstract: In an A/D converter provided with an A/D converter circuit 101 for operationally amplifying an input signal and outputting an amplified signal, the A/D converter circuit 101 includes an initial value setting circuit 4a in addition to an amplifier 1a, a sub-A/D converter 2a, a sub-D/A converter 3a and capacitors C11 and C12. To ensure that the initial value of the output voltage of the amplifier 1a is a given voltage value close to the target value of operational amplification at the start of the operational amplification by the amplifier 1a, the initial value setting circuit 4a applies a given bias value equal to the given voltage value close to the target value to a next-stage capacitor C13 to be connected to the output side of the amplifier 1a. Such an A/D converter circuit 101 that can perform speedy convergence to the target value of operational amplification is used at each stage of a pipeline A/D converter.
    Type: Application
    Filed: December 21, 2009
    Publication date: April 22, 2010
    Applicant: Panasonic Corporation
    Inventors: Toshiaki OZEKI, Daisuke Nomasaki, Koji Oka
  • Patent number: 7649487
    Abstract: In an A/D converter provided with an A/D converter circuit 101 for operationally amplifying an input signal and outputting an amplified signal, the A/D converter circuit 101 includes an initial value setting circuit 4a in addition to an amplifier 1a, a sub-A/D converter 2a, a sub-D/A converter 3a and capacitors C11 and C12. To ensure that the initial value of the output voltage of the amplifier 1a is a given voltage value close to the target value of operational amplification at the start of the operational amplification by the amplifier 1a, the initial value setting circuit 4a applies a given bias value equal to the given voltage value close to the target value to a next-stage capacitor C13 to be connected to the output side of the amplifier 1a. Such an A/D converter circuit 101 that can perform speedy convergence to the target value of operational amplification is used at each stage of a pipeline A/D converter.
    Type: Grant
    Filed: March 24, 2006
    Date of Patent: January 19, 2010
    Assignee: Panasonic Corporation
    Inventors: Toshiaki Ozeki, Daisuke Nomasaki, Koji Oka
  • Patent number: 7609194
    Abstract: A first Delayed Flip Flop includes a first D input terminal, a first clock input terminal, a first output terminal outputting a signal inputted to the first D input terminal based on the clock signal, and a first inversion output terminal inverting and outputting the signal inputted to the first D input terminal and outputting the signal to the first D input terminal as a feedback. A second Delayed Flip Flop includes a second D input terminal receiving the output from the first output terminal of the first Delayed Flip Flop, a second clock input terminal, and a second output terminal outputting the signal inputted to the second D input terminal as a first output based on the clock signal. A third Delayed Flip Flop includes a third D input terminal receiving the output from the first inversion output terminal of the first Delayed Flip Flop, a third clock input terminal, and a third output terminal outputting the signal inputted to the third D input terminal as a second output based on the clock signal.
    Type: Grant
    Filed: December 27, 2007
    Date of Patent: October 27, 2009
    Assignee: Panasonic Corporation
    Inventors: Yoshikazu Makabe, Ikuo Hidaka, Koji Oka, Toshiaki Ozeki
  • Publication number: 20090040088
    Abstract: In an A/D converter provided with an A/D converter circuit 101 for operationally amplifying an input signal and outputting an amplified signal, the A/D converter circuit 101 includes an initial value setting circuit 4a in addition to an amplifier 1a, a sub-A/D converter 2a, a sub-D/A converter 3a and capacitors C11 and C12. To ensure that the initial value of the output voltage of the amplifier 1a is a given voltage value close to the target value of operational amplification at the start of the operational amplification by the amplifier 1a, the initial value setting circuit 4a applies a given bias value equal to the given voltage value close to the target value to a next-stage capacitor C13 to be connected to the output side of the amplifier 1a. Such an A/D converter circuit 101 that can perform speedy convergence to the target value of operational amplification is used at each stage of a pipeline A/D converter.
    Type: Application
    Filed: March 24, 2006
    Publication date: February 12, 2009
    Inventors: Toshiaki Ozeki, Daisuke Nomasaki, Koji Oka
  • Publication number: 20080158035
    Abstract: A first Delayed Flip Flop includes a first D input terminal, a first clock input terminal, a first output terminal outputting a signal inputted to the first D input terminal based on the clock signal, and a first inversion output terminal inverting and outputting the signal inputted to the first D input terminal and outputting the signal to the first D input terminal as a feedback. A second Delayed Flip Flop includes a second D input terminal receiving the output from the first output terminal of the first Delayed Flip Flop, a second clock input terminal, and a second output terminal outputting the signal inputted to the second D input terminal as a first output based on the clock signal. A third Delayed Flip Flop includes a third D input terminal receiving the output from the first inversion output terminal of the first Delayed Flip Flop, a third clock input terminal, and a third output terminal outputting the signal inputted to the third D input terminal as a second output based on the clock signal.
    Type: Application
    Filed: December 27, 2007
    Publication date: July 3, 2008
    Applicant: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoshikazu Makabe, Ikuo Hidaka, Koji Oka, Toshiaki Ozeki
  • Patent number: 6296049
    Abstract: A condenser including a steam cooling tube bundle having a number of steam cooling tubes, an enclosure enclosing a central space formed at an inside of the steam cooling tube bundle, an air cooling tube bundle disposed in the enclosure and having a number of air cooling tubes, and a tube support plate supporting the steam cooling tube bundle. The steam cooling tube bundle includes upper and lower tube bundles. The enclosure includes a pair of enclosing bodies dividing the steam cooling tube bundle into two parts. Each of the enclosing bodies includes an upper enclosing plate having at least a sloping surface inclined downward to an outside from an inside of the enclosure and a bottom enclosing plate disposed downward of the upper enclosing plate. A flow opening is formed at a joined portion of upper and bottom enclosing plates to communicate the inner space and the outer space.
    Type: Grant
    Filed: April 10, 2000
    Date of Patent: October 2, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiaki Ozeki, Kenji Sato, Tadafumi Shintani
  • Patent number: 4717400
    Abstract: In a device for separating the moisture contained in the cycling steam discharged out of a steam turbine and reheating the low-temperature steam is disclosed, a central chamber is defined between a pair of moisture separating structures and the bottoms of the central chamber, and the separating structures are closed by a closure structure. A steam chamber which is in communication with the central chamber is defined by a pair of side walls and the upper edge of each of the pair of side walls is loosely fitted into a guide groove defined by a pair of spaced guide plates which in turn are securely joined to the inner surface of the cylindrical shell.
    Type: Grant
    Filed: March 27, 1986
    Date of Patent: January 5, 1988
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Toshiaki Ozeki, Kenji Satoh
  • Patent number: 4607689
    Abstract: A reheater for a steam power plant generally comprises a tube plate, a header including a high-temperature chamber and a low-temperature chamber defined outwardly of the tube plate, and a number of heat-exchanger tubes bent into U-shapes, both ends of which are secured to the tube plate. The reheater further comprises nozzle members, each having a flange portion, inserted into the upstream ends of the heat-exchanger tubes, respectively, and a bellmouth plate having a number of holes, secured detachably to the tube plate such that the holes align with the nozzle members. The flange portions of the nozzle members are secured firmly between the bellmouth plate and the tube plate.
    Type: Grant
    Filed: December 23, 1983
    Date of Patent: August 26, 1986
    Assignee: Tokyo Shibaura Denki Kabushiki Kaisha
    Inventors: Yoshio Mochida, Toshiaki Ozeki, Kenji Satoh, Yoshitaka Yuasa