Patents by Inventor Toshinobu Ono

Toshinobu Ono has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8441277
    Abstract: A semiconductor test apparatus, semiconductor device, and test method are provided that enable the realization of a high-speed delay test. Semiconductor test apparatuses (1a-1c) include: flip-flops (11) each provided with first input terminal SI, second input terminal D, mode terminal SE that accepts a mode signal indicating either a first mode or a second mode, clock terminal CK that accepts a clock signal, and output terminal Q, the flip-flops (11) selecting first input terminal SI when the mode signal indicates the first mode, selecting second input terminal D when the mode signal indicates the second mode, and holding information being received by the input terminal that was selected based on the mode signal in synchronization with the clock signal and supplying as output from output terminal Q; and hold unit 12 that holds a set value and that provides the set value to first input terminal SI.
    Type: Grant
    Filed: December 16, 2008
    Date of Patent: May 14, 2013
    Assignees: NEC Corporation, Renesas Electronics Corporation
    Inventors: Koichiro Noguchi, Yoshio Kameda, Koichi Nose, Masayuki Mizuno, Toshinobu Ono
  • Publication number: 20100283497
    Abstract: A semiconductor test apparatus, semiconductor device, and test method are provided that enable the realization of a high-speed delay test. Semiconductor test apparatuses (1a-1c) include: flip-flops (11) each provided with first input terminal SI, second input terminal D, mode terminal SE that accepts a mode signal indicating either a first mode or a second mode, clock terminal CK that accepts a clock signal, and output terminal Q, the flip-flops (11) selecting first input terminal SI when the mode signal indicates the first mode, selecting second input terminal D when the mode signal indicates the second mode, and holding information being received by the input terminal that was selected based on the mode signal in synchronization with the clock signal and supplying as output from output terminal Q; and hold unit 12 that holds a set value and that provides the set value to first input terminal SI.
    Type: Application
    Filed: December 16, 2008
    Publication date: November 11, 2010
    Applicants: NEC CORPORATION, RENESAS ELECTRONICS CORPORATION
    Inventors: Koichiro Noguchi, Yoshio Kameda, Koichi Nose, Masayuki Mizuno, Toshinobu Ono
  • Patent number: 6334199
    Abstract: In a method of test pattern generation for logic circuits, a whole circuit is divided into a plurality of partial circuits for test pattern generation by distributed-processing. ATG (Algorithmic Test Generation) process is performed per each of the partial circuits based on the result of RTG (Random Test Generation) process. Also disclosed are a test pattern generation system performing the method, and computer readable media having program for the test pattern generation system to perform the method.
    Type: Grant
    Filed: January 26, 1999
    Date of Patent: December 25, 2001
    Assignee: NEC Corporation
    Inventors: Toshinobu Ono, Tamaki Toumiya
  • Patent number: 5502730
    Abstract: A method of selecting circuit elements in a sequential circuit for partial scan testing relies upon analyzing and breaking reconvergence through the selected circuit element. Different types of reconvergences present in the circuit and their affect on the circuit testability are considered. Harmful reconvergence present in the circuit are broken by scanning a memory element present in the reconvergence path.
    Type: Grant
    Filed: June 10, 1994
    Date of Patent: March 26, 1996
    Assignees: NEC USA, Inc., NEC Corporation
    Inventors: Rabindra K. Roy, Toshinobu Ono