Patents by Inventor Toshinori Ohmi

Toshinori Ohmi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6791154
    Abstract: An integrated semiconductor circuit device comprising a diode bridge circuit formed of a Schottky barrier diode and a periphery circuit formed of a MOS transistor which are formed on a single silicon substrate, wherein a Schottky barrier, which is a component of the Schottky barrier diode, is made of a silicide layer.
    Type: Grant
    Filed: January 25, 2002
    Date of Patent: September 14, 2004
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Hironori Matsumoto, Toshinori Ohmi
  • Patent number: 6759722
    Abstract: In the present semiconductor device, a chip with an LSI circuit is secured to a board 3 (with the chip flipped) so as to be level. The LSI circuit on the chip is specified to operate normally only when the chip is level. Further, the back of the chip is processed so as to give stress to the chip. The chip has a reduced thickness of 50 &mgr;m or less (alternatively 30 &mgr;m to 50 &mgr;m). Therefore, when the chip is detached from the board, it deforms and is no longer level due to the stress, which prohibits the LSI circuit from operating normally. This way, the present semiconductor device ensures that no analysis can be conducted on the LSI circuit once the chip is detached.
    Type: Grant
    Filed: March 30, 2001
    Date of Patent: July 6, 2004
    Assignees: Sharp Kabushiki Kaisha, Nippon Telegraph and Telephone Corporation
    Inventors: Eiji Yanagawa, Akihiko Nakano, Toshinori Ohmi, Hironori Matsumoto, Tadao Takeda, Hideyuki Unno, Hiroshi Ban
  • Patent number: 6545371
    Abstract: A semiconductor device includes, on a protective film laminated on a circuit principal part, (i) a light blocking film provided so as to cover the circuit principal part, (ii) an aluminum oxide film provided so as to completely cover the light blocking film, and (iii) a light-blocking upper wiring provided on the aluminum oxide film. An attempt to exfoliate the light blocking film or the light blocking upper wiring causes the resistance-detection-use upper wiring to break or thin, thereby resulting in an increase in the resistance of the resistance-detection-use wiring. The increase in the resistance is detected by the resistance detecting circuit part, and malfunction or inoperativeness of the circuit principal part is caused in response of detection. By so doing, the circuit principal part can be protected from analysis.
    Type: Grant
    Filed: April 16, 2001
    Date of Patent: April 8, 2003
    Assignees: Sharp Kabushiki Kaisha, Nippon Telegraph and Telephone Corporation
    Inventors: Hironori Matsumoto, Akihiko Nakano, Toshinori Ohmi, Eiji Yanagawa, Hideyuki Unno, Hiroshi Ban, Tadao Takeda
  • Patent number: 6472730
    Abstract: A semiconductor device in accordance with the present invention includes a semiconductor element chip pressed and secured on a distortion die-pad so that the semiconductor element chip, sealed inside a package, is held in a predetermined distorted state. The predetermined distorted state is preferably downward or upward warping. The semiconductor element chip operates normally in the distorted state, and does not operate normally when the semiconductor element chip is separated from the semiconductor device, and thereby released from the distortion and laid alone. This ensures that the semiconductor element chip is protected from circuit analysis.
    Type: Grant
    Filed: April 18, 2000
    Date of Patent: October 29, 2002
    Assignees: Sharp Kabushiki Kaisha, Nippon Telegraph and Telephone Corporation
    Inventors: Eiji Yanagawa, Akihiko Nakano, Toshinori Ohmi, Tadao Takeda, Hideyuki Unno, Hiroshi Ban
  • Publication number: 20020105046
    Abstract: An integrated semiconductor circuit device comprising a diode bridge circuit formed of a Schottky barrier diode and a periphery circuit formed of a MOS transistor which are formed on a single silicon substrate, wherein a Schottky barrier, which is a component of the Schottky barrier diode, is made of a silicide layer.
    Type: Application
    Filed: January 25, 2002
    Publication date: August 8, 2002
    Inventors: Hironori Matsumoto, Toshinori Ohmi
  • Publication number: 20010028115
    Abstract: In the present semiconductor device, a chip with an LSI circuit is secured to a board 3 (with the chip flipped) so as to be level. The LSI circuit on the chip is specified to operate normally only when the chip is level. Further, the back of the chip is processed so as to give stress to the chip. The chip has a reduced thickness of 50 &mgr;m or less (alternatively 30 &mgr;m to 50 &mgr;m). Therefore, when the chip is detached from the board, it deforms and is no longer level due to the stress, which prohibits the LSI circuit from operating normally. This way, the present semiconductor device ensures that no analysis can be conducted on the LSI circuit once the chip is detached.
    Type: Application
    Filed: March 30, 2001
    Publication date: October 11, 2001
    Inventors: Eiji Yanagawa, Akihiko Nakano, Toshinori Ohmi, Hironori Matsumoto, Tadao Takeda, Hideyuki Unno, Hiroshi Ban
  • Patent number: 5959330
    Abstract: After a field oxide film is formed on a P-type semiconductor substrate, ion implantation of boron is carried out with respect to a whole surface of the substrate so that a channel stopper layer is formed. Then, a MOS FET is formed in an active region of the semiconductor substrate. Subsequently, ion implantation of phosphorus is carried out, by using a gate electrode of the MOS FET and the field oxide film as a mask, so that impurity layers which have the same type of conductivity as that of the channel stopper layer and has a concentration lower than that of the channel stopper layer are formed right under the source/drain regions of the MOS FET between the source/drain regions and the channel stopper layer.
    Type: Grant
    Filed: August 4, 1997
    Date of Patent: September 28, 1999
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Norihiro Tokuyama, Toshinori Ohmi, Alberto Oscar Adan
  • Patent number: 5208171
    Abstract: A process for preparing a BiCMOS semiconductor device having a MOS transistor element and a bipolar transistor element both of which are constituted in an epitaxial layer of n-type conductivity formed on a substrate of p-type conductivity, which comprises applying, after the formation of said epitaxial layer, an impurity ion of high energy simultaneously to specific of said epitaxial layer under which a channel region of said MOS transistor element and an emitter region of said bipolar transistor element are to be formed, thereby forming highly doped impurity regions around the bottom of said channel region and around the bottom of a base region of said bipolar transistor element.
    Type: Grant
    Filed: November 1, 1991
    Date of Patent: May 4, 1993
    Assignee: Sharp Kabushiki Kaisha
    Inventor: Toshinori Ohmi