Patents by Inventor Travis S. Merrill

Travis S. Merrill has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140195175
    Abstract: Embodiments of the present invention provide a method, system, and program product for testing a semiconductor device to measure dielectric breakdown. A computer applies a plurality of stress voltages to a semiconductor device under test. The computer determines a plurality of current measurements until a failure criteria occurs, using a predefined voltage ramp rate and a predefined plurality of stress voltage steps, wherein the number of the plurality of current measurements is less than or equal to the number of the predefined plurality of voltage steps. The computer identifies a stress voltage at which the semiconductor device fails. The computer calculates a frequency dependent voltage acceleration factor based on the quotient of the natural log of the voltage at which the semiconductor device under test failed to the natural log of the predetermined voltage ramp rate.
    Type: Application
    Filed: January 4, 2013
    Publication date: July 10, 2014
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Eduard A. Cartier, Charles LaRow, Travis S. Merrill, Ernest Y. Wu
  • Patent number: 8754655
    Abstract: Test structures for simultaneously testing for electromigration or stress migration fails and time dependent dielectric breakdown fails in integrated circuits, test circuits using four test structures arranged as a bridge balance circuit and methods of testing using the test circuits. The electromigration or stress migration portions of the test structures include via chains of wire segments connected in series by electrically conductive vias, the wire segments formed in at least two adjacent wiring levels of an integrated circuit. The time dependent dielectric breakdown portions of the test structures include digitized wire structures in one of the at least two adjacent wiring levels adjacent to a less than whole portion of the wire segments in the same wiring level as the digitized wire structures.
    Type: Grant
    Filed: August 11, 2011
    Date of Patent: June 17, 2014
    Assignee: International Business Machines Corporation
    Inventors: David G. Brochu, Jr., Fen Chen, Roger A. Dufresne, Travis S. Merrill, Michael A. Shinosky
  • Patent number: 8587383
    Abstract: A method establishes an initial voltage in a ring oscillator and a logic circuit of an integrated circuit device. Following this, the method enables the operating state of the ring oscillator. After enabling the operating state of the ring oscillator, the method steps up to a stressing voltage in the ring oscillator. The initial voltage is approximately one-half the stressing voltage. The stressing voltage creates operating-level stress within the ring oscillator. The method measures the operating-level frequency within the ring oscillator using an oscilloscope (after stepping up to the stressing voltage).
    Type: Grant
    Filed: December 7, 2011
    Date of Patent: November 19, 2013
    Assignee: International Business Machines Corporation
    Inventors: David G. Brochu, Jr., Dimitris P. Ioannou, Travis S. Merrill, Steven W. Mittl
  • Publication number: 20130147562
    Abstract: A method establishes an initial voltage in a ring oscillator and a logic circuit of an integrated circuit device. Following this, the method enables the operating state of the ring oscillator. After enabling the operating state of the ring oscillator, the method steps up to a stressing voltage in the ring oscillator. The initial voltage is approximately one-half the stressing voltage. The stressing voltage creates operating-level stress within the ring oscillator. The method measures the operating-level frequency within the ring oscillator using an oscilloscope (after stepping up to the stressing voltage).
    Type: Application
    Filed: December 7, 2011
    Publication date: June 13, 2013
    Applicant: Internatinal Business Machines Corporation
    Inventors: David G. Brochu, JR., Dimitris P. Ioannou, Travis S. Merrill, Steven W. Mittl
  • Publication number: 20130038334
    Abstract: Test structures for simultaneously testing for electromigration or stress migration fails and time dependent dielectric breakdown fails in integrated circuits, test circuits using four test structures arranged as a bridge balance circuit and methods of testing using the test circuits. The electromigration or stress migration portions of the test structures include via chains of wire segments connected in series by electrically conductive vias, the wire segments formed in at least two adjacent wiring levels of an integrated circuit. The time dependent dielectric breakdown portions of the test structures include digitized wire structures in one of the at least two adjacent wiring levels adjacent to a less than whole portion of the wire segments in the same wiring level as the digitized wire structures.
    Type: Application
    Filed: August 11, 2011
    Publication date: February 14, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: David G. Brochu, JR., Fen Chen, Roger A. Dufresne, Travis S. Merrill, Michael A. Shinosky
  • Publication number: 20120187974
    Abstract: A testing system for testing the integrity of a gate dielectric includes a testing apparatus, the testing apparatus including a test probe configured to contact and provide a voltage across the gate dielectric and to measure a current passing through the gate dielectric. The testing system also includes a computing device coupled to the testing apparatus an causing the testing apparatus to apply a constant voltage as part of a first test to the gate dielectric through the test probe until a first predetermined current is measured passing through the gate dielectric and to apply an increasing voltage to the gate dielectric after the first predetermined current is measured.
    Type: Application
    Filed: January 20, 2011
    Publication date: July 26, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: David G. Brochu, JR., Roger A. Dufresne, Charles B. LaRow, Travis S. Merrill, Nilufa Rahim, Ernest Y. Wu
  • Patent number: 7512506
    Abstract: Methods, systems and program products are disclosed for performing a stress test of a line in an integrated circuit (IC) chip. One embodiment of the method includes: applying a constant current Is to the line; and stress testing the line while applying the constant current Is such that the constant current Is is not altered by a resistance change due to an onset of electromigration.
    Type: Grant
    Filed: May 31, 2007
    Date of Patent: March 31, 2009
    Assignees: International Business Machines Corporation, Advanced Micro Devices, Inc.
    Inventors: Oliver Aubel, Tom C. Lee, Deborah M. Massey, Travis S. Merrill, Stanley W. Polchlopek, Alvin W. Strong, Timothy D. Sullivan
  • Publication number: 20080297188
    Abstract: Methods, systems and program products are disclosed for performing a stress test of a line in an integrated circuit (IC) chip. One embodiment of the method includes: applying a constant current IS to the line; and stress testing the line while applying the constant current IS such that the constant current IS is not altered by a resistance change due to an onset of electromigration.
    Type: Application
    Filed: May 31, 2007
    Publication date: December 4, 2008
    Applicants: International Business Machines Corporation, Advanced Micro Devices, Inc. (AMD)
    Inventors: Oliver Aubel, Tom C. Lee, Deborah M. Massey, Travis S. Merrill, Stanley W. Polchlopek, Alvin W. Strong, Timothy D. Sullivan