Patents by Inventor Troy Beukema

Troy Beukema has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12081642
    Abstract: A data equalization system includes a data clock input configured to receive a clock signal. There is an input node operative to receive a data signal of transmission symbols that change state synchronously with the clock signal. There is a first tap coupled to the input node. A second tap is configured to receive a variation of the data signal. At least one of a weight of the first tap or a weight of the second tap is modulated by a dynamic control parameter that repeats synchronously with each transmission symbol.
    Type: Grant
    Filed: October 29, 2019
    Date of Patent: September 3, 2024
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Troy Beukema
  • Publication number: 20210126764
    Abstract: A data equalization system includes a data clock input configured to receive a clock signal. There is an input node operative to receive a data signal of transmission symbols that change state synchronously with the clock signal. There is a first tap coupled to the input node. A second tap is configured to receive a variation of the data signal. At least one of a weight of the first tap or a weight of the second tap is modulated by a dynamic control parameter that repeats synchronously with each transmission symbol.
    Type: Application
    Filed: October 29, 2019
    Publication date: April 29, 2021
    Inventor: Troy Beukema
  • Patent number: 10812301
    Abstract: A dynamic tap weight generator circuit includes a clock generator circuit having a first output and a second output. There is a current interpolator circuit coupled to a first current source and a second current source and to the first and second outputs of the clock generator circuit and operative to provide a first output and a second output providing a differential output current between a current of the first current source and a current of the second current source across a symbol transmission interval. A 2:1 current multiplexer is coupled to a first and second outputs of the current interpolator circuit. A tap weight driver is coupled to an output of the 2:1 current multiplexer and configured is to dynamically adjust a tap weight of an equalizer dynamically during each clock cycle of the clock generator.
    Type: Grant
    Filed: October 29, 2019
    Date of Patent: October 20, 2020
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Troy Beukema
  • Patent number: 9660660
    Abstract: An analog-to-digital converter includes a plurality of slave sampler multiplexers responsive to outputs of a master sampler that receives analog signals and whose output ports connect to integrating threshold comparators having capacitive digital-to-analog conversion offset adjustments for forming an analog-to-thermometer code conversion. A calibration state machine receives outputs of each of the integrating threshold comparators to control the capacitive digital-to-analog conversion offset adjustment of every integrating threshold comparator and to control a calibration digital-to analog converter. A thermometer code to binary code logic decoder receives outputs of each of the integrating threshold comparators and outputs digital samples.
    Type: Grant
    Filed: September 22, 2016
    Date of Patent: May 23, 2017
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Troy Beukema, Yong Liu, Sergey Rylov, Mihai A. Sanduleanu, Zeynep Toprak Deniz
  • Patent number: 9571115
    Abstract: An analog-to-digital converter includes a plurality of slave sampler multiplexers responsive to outputs of a master sampler that receives analog signals and whose output ports connect to integrating threshold comparators having capacitive digital-to-analog conversion offset adjustments for forming an analog-to-thermometer code conversion. A calibration state machine receives outputs of each of the integrating threshold comparators to control the capacitive digital-to-analog conversion offset adjustment of every integrating threshold comparator and to control a calibration digital-to analog converter. A thermometer code to binary code logic decoder receives outputs of each of the integrating threshold comparators and outputs digital samples.
    Type: Grant
    Filed: November 13, 2015
    Date of Patent: February 14, 2017
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Troy Beukema, Yong Liu, Sergey Rylov, Mihai A. Sanduleanu, Zeynep Toprak Deniz
  • Publication number: 20070178866
    Abstract: This disclosure addresses providing gigabit-rate data transmission over wireless radio links, using carrier frequencies in the millimeter-wave range (>30 GHz). More specifically, a circuit for detection of amplitude-shift keyed (ASK) or other amplitude modulations (AM) which can be easily incorporated into an integrated circuit receiver system is described, making the receiver capable of supporting both complex IQ modulation schemes and simpler, non-coherent on-off or multiple-level keying signals. Several novel radio architectures are also described which, with the addition of a frequency discriminator network, have the capability of handling frequency shift keyed (FSK) or other frequency modulations (FM), as well as AM and complex IQ modulation schemes. These radio architectures support this wide variety of modulations by efficiently sharing detector hardware components.
    Type: Application
    Filed: January 31, 2006
    Publication date: August 2, 2007
    Applicant: IBM Corporation
    Inventors: Troy Beukema, Scott Reynolds
  • Publication number: 20070160168
    Abstract: An apparatus and method to control signal phase in a radio device includes a phase rotator configured to control a phase of a local oscillator. A phase error determination module is configured to determine phase error information based on received in-phase (I) and quadrature (Q) (IQ) signal values. A phase correction module is configured to derive from the received IQ signal values a correction signal and apply the correction signal to the phase rotator in a path of the local oscillator.
    Type: Application
    Filed: January 11, 2006
    Publication date: July 12, 2007
    Inventors: Troy Beukema, Brian Floyd, Scott Reynolds, Sergey Rylov
  • Publication number: 20060109940
    Abstract: A phase adjustment apparatus and method adjusts phase or timing bias of a sample clock in a data receiver system by determining a time adjustment value as a function of equalizer feedback. The time adjustment value is then applied to a device capable of adjusting a timing bias of a sample clock.
    Type: Application
    Filed: November 22, 2004
    Publication date: May 25, 2006
    Inventors: Troy Beukema, Benjamin Parker, Karl Selander, Michael Sorna
  • Patent number: 5727026
    Abstract: A method of peak suppression includes buffering (401) a plurality of modulation samples, yielding a plurality of buffered samples. A peak sample is determined (403) from among the plurality of buffered samples. A complex scaling value is determined (405). A plurality of waveform values is established (407). The plurality of waveform values is multiplied (409) by the complex scaling value, yielding a plurality of alteration values. The plurality of alteration values is combined (411) with the plurality of buffered samples, yielding a plurality of peak suppressed samples.
    Type: Grant
    Filed: November 15, 1995
    Date of Patent: March 10, 1998
    Assignee: Motorola, Inc.
    Inventor: Troy Beukema