Patents by Inventor Trung Nguyen

Trung Nguyen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5594370
    Abstract: A driver circuit formed from CMOS material is provided for receiving an input logic signal from an internal CMOS circuit and inducing a corresponding output signal onto a terminated transmission line. The driver circuit comprises a pre-driver inverter having an input and an output. The inverter inverts a logic state of the input logic signal. The driver circuit also includes an output transistor that provides the output signal and has a drain electrically connected to the transmission line. The driver circuit also includes a control circuit for controlling the output signal during a transition of the input logic signal from a first logic state to a second logic state. The driver circuit is physically isolated from the internal CMOS circuit.
    Type: Grant
    Filed: April 17, 1995
    Date of Patent: January 14, 1997
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, Anthony Y. Wong
  • Patent number: 5576642
    Abstract: An electronic system such as a Single-Chip-Module (SCM), a Multi-Chip-Module (MCM), or a Board-Level-Product (BLP) includes a plurality of units which are interconnected by a terminated transmission bus line. Each unit includes a CMOS circuit, a terminated bus line for signal transmission, and a driver/receiver circuit which is spaced from the CMOS circuit on a substrate. A guard ring is formed around at least a part of the CMOS circuit which faces the driver/receiver circuit. The driver/receiver circuit includes a driver for receiving an input logic signal from the CMOS circuit and inducing a corresponding signal onto the bus line, and a receiver for receiving an output signal from the bus line and providing a corresponding output logic signal to the CMOS circuit.
    Type: Grant
    Filed: April 17, 1995
    Date of Patent: November 19, 1996
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, Anthony Y. Wong
  • Patent number: 5570045
    Abstract: A microelectronic circuit includes a plurality of circuitry blocks and sub-blocks, a clock driver, an electrical interconnect that directly connects the clock driver to the sub-blocks, and balanced clock-tree distribution systems provided between the electrical interconnect and circuitry in the sub-blocks respectively. A method of producing a hierarchial clock distribution system for the circuit includes determining clock skews between the clock driver and the sub-blocks respectively. Delay buffers are selected from a predetermined set of delay buffers having the same physical size and different delays, with the delay buffers being selected to provide equal clock skews between the clock driver and the distribution systems respectively. Each delay buffer includes a delay line, and a number of loading elements that are connected to the delay line, with the number of loading elements being selected to provide the required clock delay for the respective sub-block.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: October 29, 1996
    Assignee: LSI Logic Corporation
    Inventors: Apo C. Erdal, Trung Nguyen, Kwok M. Yue
  • Patent number: 5552333
    Abstract: An apparatus and method of (input/output) I/O design, utilizing a predetermined relationship, whereby the outer ring area of an integrated circuit die are set aside for the I/O circuits which are contained in I/O cells. The height of the I/O cell is first reduced from the prior art cell heights, and the width of the cell is then varied according to the particular need of the circuit. When the drive strength of the I/O circuit is high, and the circuit is more complicated, a wider cell is assigned. Conversely, for a circuit that is relatively simple, a narrower cell will be assigned. Each I/O cell has one associated bonding pad which is placed directly below the starting point of that cell. The height of the cells may also be varied on each side of the chip in order to be able to place more I/O cells along one or more sides or edges of the chip.
    Type: Grant
    Filed: September 16, 1994
    Date of Patent: September 3, 1996
    Assignee: LSI Logic Corporation
    Inventors: Gary H. Cheung, Elias Lozano, Trung Nguyen, Michael J. Colwell, Kevin Atkinson
  • Patent number: 5539336
    Abstract: A driver circuit has a single feedback transistor in the driver transistor well to provide a momentary feedback from source to gate and maintain conductance of the driver transistor during turnoff of the driver transistor and thus reduce ringing oscillation at the transistor source output. An enable/disable signal is applied to control conduction circuitry and the driver transistor and force the output to a high impedance state when the circuit is disabled. Clocked operation of the driver circuit is provided with circuitry merged with a latch. A terminal for receiving a global i.sub.dd test signal controls circuitry removing power to the driver circuit and applying a ground potential to the driver output in response to the global i.sub.dd test signal.
    Type: Grant
    Filed: May 1, 1995
    Date of Patent: July 23, 1996
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, George Shing, Luong Hung, Gary H. Cheung, Elias Lozano
  • Patent number: 5467031
    Abstract: A CMOS tri-state driver circuit is capable of operating in a normal drive mode and in a high impedance mode. The circuit is powered by a 3 volt power supply, and drives an output terminal that is common to a TTL or other device that can apply a 5 volt output to the output terminal. The circuit includes a PMOS pull-up transistor and an NMOS pull-down transistor that are connected to the output terminal. The pull-up transistor is formed in and has a substrate terminal that is connected to an N-well. A switching transistor is controlled to connect the N-well to the power supply in drive mode to ensure stable and strong pull-up drive. A pass-gate transistor is biased to turn off the switching transistor when the voltage at the output terminal is higher than the power supply voltage in high impedance mode, causing the N-well to float. This prevents leakage current from flowing through a semiconductor junction from the output terminal to the N-well through the pull-up transistor.
    Type: Grant
    Filed: September 22, 1994
    Date of Patent: November 14, 1995
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, Hung Luong
  • Patent number: 5408146
    Abstract: A driver circuit formed from CMOS material is provided for receiving an input logic signal from an internal CMOS circuit and inducing a corresponding output signal onto a terminated transmission line. The driver circuit comprises a pre-driver invertor having an input and an output. The invertor inverts a logic state of the input logic signal. The driver circuit also includes an output transistor that provides the output signal and has a drain electrically connected to the transmission line. The driver circuit also includes a control circuit for controlling the output signal during a transition of the input logic signal from a first logic state to a second logic state. The driver circuit is physically isolated from the internal CMOS circuit.
    Type: Grant
    Filed: January 31, 1992
    Date of Patent: April 18, 1995
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, Anthony Y. Wong
  • Patent number: 4911996
    Abstract: A rechargeable electrochemical cell with an electrolyte and anode has a cathode including an active cathode material with a surface at which at least one side reaction occurs during a normal discharge cycle of the cell. The outer surface of the cathode material includes a protective coating that inhibits the side reactions without preventing discharge of the cathode.
    Type: Grant
    Filed: March 11, 1988
    Date of Patent: March 27, 1990
    Assignee: EIC Laboratories, Inc.
    Inventors: Gerhard L. Holleck, Trung Nguyen
  • Patent number: 4816358
    Abstract: Disclosed is an electrochemical cell that includes an anode, a cathode, and an electrolyte, the cathode containing more than a trace amount of a sulfur impurity capable of causing the cell to self-discharge and also containing a scavenger that reacts with the impurity to reduce the rate of self-discharge of the cell.
    Type: Grant
    Filed: November 12, 1987
    Date of Patent: March 28, 1989
    Assignee: EIC Laboratories, Inc.
    Inventors: Gerhard L. Holleck, Trung Nguyen
  • Patent number: 4621982
    Abstract: A main pump (rotary vane pump 1) and a secondary pump (radial piston pump 2) are driven by way of a common shaft (3), a cam ring (30) being used to drive the secondary pump. The cam ring is coupled to the shaft (3) by way of a shear pin (33). If the auxiliary pump locks, the shear pin fractures and the cam ring (30) can rotate relative to the shaft (3). In that case, the fracture portions of the shear pin (33) are driven into their respective bores (34, 35), thereby avoiding excessive friction and overheating. Therefore, the main pump can continue to operate in spite of the failure of the auxiliary pump.
    Type: Grant
    Filed: November 12, 1985
    Date of Patent: November 11, 1986
    Assignees: Vickers System GmbH, Daimler-Benz Aktiegesellschaft
    Inventors: Rene Schulz, Heinrich J. Braum, Kurt Nadolny, Van-Trung Nguyen