Patents by Inventor Tseng-Yi Liu

Tseng-Yi Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8787078
    Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.
    Type: Grant
    Filed: December 13, 2013
    Date of Patent: July 22, 2014
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Publication number: 20140098616
    Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.
    Type: Application
    Filed: December 13, 2013
    Publication date: April 10, 2014
    Applicant: Macronix International Co., Ltd.
    Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Patent number: 8638618
    Abstract: An integrated circuit device has multiple blocks of NAND memory cells, and a high voltage switch. The high voltage switch is coupled to a decoder output and the blocks of NAND memory cells. The high voltage switch has an output voltage range with positive and negative voltages.
    Type: Grant
    Filed: July 19, 2011
    Date of Patent: January 28, 2014
    Assignee: Macronix International Co., Ltd.
    Inventors: Shuo-Nan Hung, Chang Ting Chen, Chi-Yu Hung, Tseng-Yi Liu
  • Patent number: 8625343
    Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.
    Type: Grant
    Filed: September 9, 2010
    Date of Patent: January 7, 2014
    Assignee: Macronix International Co., Ltd.
    Inventors: Chung-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Patent number: 8527839
    Abstract: An on-the-fly repair method for a memory includes: performing a block erase operation on the memory; checking whether the block erase operation is passed or not; finding whether there is any available and healthy redundancy block in the memory if the block erase operation is not passed; programming an address of a failed block to be repaired, an enable bit and at least one error correction bit into both first and second redundancy information regions in a redundancy information set of the memory; checking whether error in the first and the second redundancy information regions is recoverable based on the error correction bit; and if the error is recoverable, then programming the redundancy information set as effective to replace the failed block by the redundancy block related to the effective redundancy information set.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: September 3, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Patent number: 8526235
    Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.
    Type: Grant
    Filed: February 27, 2012
    Date of Patent: September 3, 2013
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Publication number: 20120198298
    Abstract: An on-the-fly repair method for a memory includes: performing a block erase operation on the memory; checking whether the block erase operation is passed or not; finding whether there is any available and healthy redundancy block in the memory if the block erase operation is not passed; programming an address of a failed block to be repaired, an enable bit and at least one error correction bit into both first and second redundancy information regions in a redundancy information set of the memory; checking whether error in the first and the second redundancy information regions is recoverable based on the error correction bit; and if the error is recoverable, then programming the redundancy information set as effective to replace the failed block by the redundancy block related to the effective redundancy information set.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 2, 2012
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Publication number: 20120163087
    Abstract: An integrated circuit device has multiple blocks of NAND memory cells, and a high voltage switch. The high voltage switch is coupled to a decoder output and the blocks of NAND memory cells. The high voltage switch has an output voltage range with positive and negative voltages.
    Type: Application
    Filed: July 19, 2011
    Publication date: June 28, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Shuo-Nan Hung, Chang Ting Chen, Chi-Yu Hung, Tseng-Yi Liu
  • Publication number: 20120155181
    Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.
    Type: Application
    Filed: February 27, 2012
    Publication date: June 21, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Patent number: 8149624
    Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.
    Type: Grant
    Filed: September 9, 2010
    Date of Patent: April 3, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Patent number: 8139425
    Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory includes the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.
    Type: Grant
    Filed: November 10, 2010
    Date of Patent: March 20, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Han-Sung Chen, Tseng-Yi Liu
  • Publication number: 20120063232
    Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.
    Type: Application
    Filed: September 9, 2010
    Publication date: March 15, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Publication number: 20120063236
    Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.
    Type: Application
    Filed: September 9, 2010
    Publication date: March 15, 2012
    Applicant: Macronix International Co., Ltd.
    Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
  • Publication number: 20110058430
    Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory comprises the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.
    Type: Application
    Filed: November 10, 2010
    Publication date: March 10, 2011
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Han-Sung Chen, Tseng-Yi Liu
  • Patent number: 7859917
    Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory includes the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.
    Type: Grant
    Filed: January 8, 2009
    Date of Patent: December 28, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: Han-Sung Chen, Tseng-Yi Liu
  • Publication number: 20100172191
    Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory comprises the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.
    Type: Application
    Filed: January 8, 2009
    Publication date: July 8, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Han-Sung Chen, Tseng-Yi Liu
  • Patent number: 7215573
    Abstract: A memory array has a plurality of memory cells, arranged in a plurality of rows and columns. Each cell has at least four terminals. The array has a plurality of column lines with each column line connected to a first terminal of a different column of cells. The array also has a plurality of first row lines, with each first row line connected to a second terminal of a different row of cells. The array also has a plurality of second row lines, with each second row line connected to a third terminal of a different row of cells. Finally, the array has a plurality of third row lines with each third row line connected to a fourth terminal of a different row of cells. A column decoder is connected to the plurality of column lines. A first row decoder is connected to the plurality of first row lines. A second row decoder is connected to the plurality of second row lines. A third row decoder is connected to the plurality of third row lines.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: May 8, 2007
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Tseng-Yi Liu, Prateep Tuntasood, Ben Sheen
  • Publication number: 20070047298
    Abstract: A memory array has a plurality of memory cells, arranged in a plurality of rows and columns. Each cell has at least four terminals. The array has a plurality of column lines with each column line connected to a first terminal of a different column of cells. The array also has a plurality of first row lines, with each first row line connected to a second terminal of a different row of cells. The array also has a plurality of second row lines, with each second row line connected to a third terminal of a different row of cells. Finally, the array has a plurality of third row lines with each third row line connected to a fourth terminal of a different row of cells. A column decoder is connected to the plurality of column lines. A first row decoder is connected to the plurality of first row lines. A second row decoder is connected to the plurality of second row lines. A third row decoder is connected to the plurality of third row lines.
    Type: Application
    Filed: August 25, 2005
    Publication date: March 1, 2007
    Inventors: Tseng-Yi Liu, Prateep Tuntasood, Ben Sheen
  • Patent number: 6608499
    Abstract: A method for compensating a threshold voltage of a neighbor bit, are provided. The method includes the first step of arbitrating the word line voltages applied to bits demanded to be programmed, wherein the the word line voltages are arbitrated according to the threshold voltages of the neighbor bits adjacent to the bits. Next, the bits, to which a same word line voltage should be applied, in the memory cells are distributed to a group of bits with the same word line voltage. Then, the same word line voltage is applied to the bits of the group of bits with the same word line voltage.
    Type: Grant
    Filed: April 23, 2002
    Date of Patent: August 19, 2003
    Assignee: Macronix International Co., Ltd.
    Inventors: Tseng-Yi Liu, Han-Sung Chen, Cheng-Jye Liu, Chia-Hsing Chen, Chun-Hsiung Hung
  • Publication number: 20030011399
    Abstract: A method for compensating a threshold voltage of a neighbor bit, are provided. The method includes the first step of arbitrating the word line voltages applied to bits demanded to be programmed, wherein the the word line voltages are arbitrated according to the threshold voltages of the neighbor bits adjacent to the bits. Next, the bits, to which a same word line voltage should be applied, in the memory cells are distributed to a group of bits with the same word line voltage. Then, the same word line voltage is applied to the bits of the group of bits with the same word line voltage.
    Type: Application
    Filed: April 23, 2002
    Publication date: January 16, 2003
    Inventors: Tseng-Yi Liu, Han-Sung Chen, Cheng-Jye Liu, Chia-Hsing Chen, Chun-Hsiung Hung