Patents by Inventor Tseng-Yi Liu
Tseng-Yi Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8787078Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.Type: GrantFiled: December 13, 2013Date of Patent: July 22, 2014Assignee: Macronix International Co., Ltd.Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Publication number: 20140098616Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.Type: ApplicationFiled: December 13, 2013Publication date: April 10, 2014Applicant: Macronix International Co., Ltd.Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Patent number: 8638618Abstract: An integrated circuit device has multiple blocks of NAND memory cells, and a high voltage switch. The high voltage switch is coupled to a decoder output and the blocks of NAND memory cells. The high voltage switch has an output voltage range with positive and negative voltages.Type: GrantFiled: July 19, 2011Date of Patent: January 28, 2014Assignee: Macronix International Co., Ltd.Inventors: Shuo-Nan Hung, Chang Ting Chen, Chi-Yu Hung, Tseng-Yi Liu
-
Patent number: 8625343Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.Type: GrantFiled: September 9, 2010Date of Patent: January 7, 2014Assignee: Macronix International Co., Ltd.Inventors: Chung-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Patent number: 8527839Abstract: An on-the-fly repair method for a memory includes: performing a block erase operation on the memory; checking whether the block erase operation is passed or not; finding whether there is any available and healthy redundancy block in the memory if the block erase operation is not passed; programming an address of a failed block to be repaired, an enable bit and at least one error correction bit into both first and second redundancy information regions in a redundancy information set of the memory; checking whether error in the first and the second redundancy information regions is recoverable based on the error correction bit; and if the error is recoverable, then programming the redundancy information set as effective to replace the failed block by the redundancy block related to the effective redundancy information set.Type: GrantFiled: January 31, 2011Date of Patent: September 3, 2013Assignee: Macronix International Co., Ltd.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Patent number: 8526235Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.Type: GrantFiled: February 27, 2012Date of Patent: September 3, 2013Assignee: Macronix International Co., Ltd.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Publication number: 20120198298Abstract: An on-the-fly repair method for a memory includes: performing a block erase operation on the memory; checking whether the block erase operation is passed or not; finding whether there is any available and healthy redundancy block in the memory if the block erase operation is not passed; programming an address of a failed block to be repaired, an enable bit and at least one error correction bit into both first and second redundancy information regions in a redundancy information set of the memory; checking whether error in the first and the second redundancy information regions is recoverable based on the error correction bit; and if the error is recoverable, then programming the redundancy information set as effective to replace the failed block by the redundancy block related to the effective redundancy information set.Type: ApplicationFiled: January 31, 2011Publication date: August 2, 2012Applicant: MACRONIX INTERNATIONAL CO., LTD.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Publication number: 20120163087Abstract: An integrated circuit device has multiple blocks of NAND memory cells, and a high voltage switch. The high voltage switch is coupled to a decoder output and the blocks of NAND memory cells. The high voltage switch has an output voltage range with positive and negative voltages.Type: ApplicationFiled: July 19, 2011Publication date: June 28, 2012Applicant: Macronix International Co., Ltd.Inventors: Shuo-Nan Hung, Chang Ting Chen, Chi-Yu Hung, Tseng-Yi Liu
-
Publication number: 20120155181Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.Type: ApplicationFiled: February 27, 2012Publication date: June 21, 2012Applicant: Macronix International Co., Ltd.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Patent number: 8149624Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.Type: GrantFiled: September 9, 2010Date of Patent: April 3, 2012Assignee: Macronix International Co., Ltd.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Patent number: 8139425Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory includes the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.Type: GrantFiled: November 10, 2010Date of Patent: March 20, 2012Assignee: Macronix International Co., Ltd.Inventors: Han-Sung Chen, Tseng-Yi Liu
-
Publication number: 20120063232Abstract: Various aspects of a NAND memory include have multiple versions of a high threshold voltage distribution—a version with a reduced maximum, and another version. The version with a reduced maximum has a reduced word line pass voltage.Type: ApplicationFiled: September 9, 2010Publication date: March 15, 2012Applicant: Macronix International Co., Ltd.Inventors: Chun-Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Publication number: 20120063236Abstract: Various aspects of a NAND memory include a control circuit that applies a read bias arrangement to a plurality of word lines to read a selected data value stored on a plurality of memory cells by measuring current flowing between the first end and the second end of the series of memory cells. The read bias arrangement is applied to word lines of the plurality of word lines applies only word line voltages less than a second maximum of a second threshold voltage distribution.Type: ApplicationFiled: September 9, 2010Publication date: March 15, 2012Applicant: Macronix International Co., Ltd.Inventors: Chun Hsiung Hung, Shuo-Nan Hung, Tseng-Yi Liu
-
Publication number: 20110058430Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory comprises the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.Type: ApplicationFiled: November 10, 2010Publication date: March 10, 2011Applicant: MACRONIX INTERNATIONAL CO., LTD.Inventors: Han-Sung Chen, Tseng-Yi Liu
-
Patent number: 7859917Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory includes the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.Type: GrantFiled: January 8, 2009Date of Patent: December 28, 2010Assignee: Macronix International Co., Ltd.Inventors: Han-Sung Chen, Tseng-Yi Liu
-
Publication number: 20100172191Abstract: A voltage regulating method applied to a memory to regulate a word line voltage corresponding to a set of memory cells of the memory comprises the following steps. Firstly, a first value, which is for indicating an amount of data having a specific data value in a set of written data, is counted, wherein the set of written data is written into the set of memory cells. Next, a second value, which is for indicating an amount of data having the specific data value in a set of read data, is counted, wherein the set of read data is obtained by reading the set of written data. Then, a regulating voltage is determined according to a difference between the first and second values. After that, the word line voltage is regulated to be a sum of the word line voltage and the regulating voltage.Type: ApplicationFiled: January 8, 2009Publication date: July 8, 2010Applicant: MACRONIX INTERNATIONAL CO., LTD.Inventors: Han-Sung Chen, Tseng-Yi Liu
-
Patent number: 7215573Abstract: A memory array has a plurality of memory cells, arranged in a plurality of rows and columns. Each cell has at least four terminals. The array has a plurality of column lines with each column line connected to a first terminal of a different column of cells. The array also has a plurality of first row lines, with each first row line connected to a second terminal of a different row of cells. The array also has a plurality of second row lines, with each second row line connected to a third terminal of a different row of cells. Finally, the array has a plurality of third row lines with each third row line connected to a fourth terminal of a different row of cells. A column decoder is connected to the plurality of column lines. A first row decoder is connected to the plurality of first row lines. A second row decoder is connected to the plurality of second row lines. A third row decoder is connected to the plurality of third row lines.Type: GrantFiled: August 25, 2005Date of Patent: May 8, 2007Assignee: Silicon Storage Technology, Inc.Inventors: Tseng-Yi Liu, Prateep Tuntasood, Ben Sheen
-
Publication number: 20070047298Abstract: A memory array has a plurality of memory cells, arranged in a plurality of rows and columns. Each cell has at least four terminals. The array has a plurality of column lines with each column line connected to a first terminal of a different column of cells. The array also has a plurality of first row lines, with each first row line connected to a second terminal of a different row of cells. The array also has a plurality of second row lines, with each second row line connected to a third terminal of a different row of cells. Finally, the array has a plurality of third row lines with each third row line connected to a fourth terminal of a different row of cells. A column decoder is connected to the plurality of column lines. A first row decoder is connected to the plurality of first row lines. A second row decoder is connected to the plurality of second row lines. A third row decoder is connected to the plurality of third row lines.Type: ApplicationFiled: August 25, 2005Publication date: March 1, 2007Inventors: Tseng-Yi Liu, Prateep Tuntasood, Ben Sheen
-
Patent number: 6608499Abstract: A method for compensating a threshold voltage of a neighbor bit, are provided. The method includes the first step of arbitrating the word line voltages applied to bits demanded to be programmed, wherein the the word line voltages are arbitrated according to the threshold voltages of the neighbor bits adjacent to the bits. Next, the bits, to which a same word line voltage should be applied, in the memory cells are distributed to a group of bits with the same word line voltage. Then, the same word line voltage is applied to the bits of the group of bits with the same word line voltage.Type: GrantFiled: April 23, 2002Date of Patent: August 19, 2003Assignee: Macronix International Co., Ltd.Inventors: Tseng-Yi Liu, Han-Sung Chen, Cheng-Jye Liu, Chia-Hsing Chen, Chun-Hsiung Hung
-
Publication number: 20030011399Abstract: A method for compensating a threshold voltage of a neighbor bit, are provided. The method includes the first step of arbitrating the word line voltages applied to bits demanded to be programmed, wherein the the word line voltages are arbitrated according to the threshold voltages of the neighbor bits adjacent to the bits. Next, the bits, to which a same word line voltage should be applied, in the memory cells are distributed to a group of bits with the same word line voltage. Then, the same word line voltage is applied to the bits of the group of bits with the same word line voltage.Type: ApplicationFiled: April 23, 2002Publication date: January 16, 2003Inventors: Tseng-Yi Liu, Han-Sung Chen, Cheng-Jye Liu, Chia-Hsing Chen, Chun-Hsiung Hung