Patents by Inventor Tsuneo Koike

Tsuneo Koike has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140224529
    Abstract: To provide a flame-retardant resin composition that has superior adhesion subsequent to curing and molding when used as a printed wiring board adhesive and that provides superior printed wiring board electrical characteristics; and a flexible printed wiring board metal-clad laminate, a coverlay, a flexible printed wiring board adhesive sheet, and a flexible printed wiring board employing this resin composition. (SOLUTION) The flame-retardant resin composition comprises a thermosetting resin, a hardener, and a phosphorus-containing polymer.
    Type: Application
    Filed: June 4, 2012
    Publication date: August 14, 2014
    Applicant: ARISAWA MFG. CO., LTD.
    Inventors: Shu Dobashi, Yuji Toyama, Tsuneo Koike, Makoto Tai, Marc-Andre Lebel, Jan-Pleun Lens
  • Patent number: 6823410
    Abstract: To advance a read response in a split transaction bus system. An access time prediction circuit 5 measures an elapsed time from a time when a read command is issued, and outputs a parking indication PI to a slave device to be read during the last clock cycle before a predicted access time Tac elapses. When receiving the parking indication PI, an arbiter 4 parks the slave device to be read by transmitting a bus grant thereto under the control of a parking control unit 6 unless a bus 1 is being used, and places the parked slave device to be read at the highest priority.
    Type: Grant
    Filed: March 21, 2002
    Date of Patent: November 23, 2004
    Assignee: NEC Electronics Corporation
    Inventor: Tsuneo Koike
  • Patent number: 6730250
    Abstract: A method for stabilizing material physical properties of recyclable bumpers including the steps of: separating coating from raw material obtained by cleaning, fracturing and drying recyclable bumpers to form a recycled matrix; mixing an additive with the recycled matrix; melting and extruding the mixed matrix with an extrusion machine; cutting the molten and extruded matrix to produce pellets; introducing the pellets into a tank of a predetermined capacity; and mixing the pellets in the tank for a predetermined period of time while again delivering the pellets in the tank to an introduction opening of the tank for reintroduction into the tank in parallel with the pellets that are to be newly introduced.
    Type: Grant
    Filed: September 3, 2002
    Date of Patent: May 4, 2004
    Assignees: Honda Giken Kogyo Kabushiki Kaisha, Kyowa Industry Co., Ltd.
    Inventors: Akihisa Saitou, Tsuneo Koike, Hideaki Suzuki, Kazuo Ando
  • Publication number: 20030057588
    Abstract: A method for stabilizing material physical properties of recyclable bumpers comprising the steps of: separating coating from raw material obtained by cleaning, fracturing and drying recyclable bumpers, to thereby make a recycled matrix; mixing an additive with the recycled matrix; melting and extruding the mixed matrix with an extrusion machine; cutting the molten and extruded matrix to produce pellets; introducing the pellets into a tank of a predetermined capacity; and mixing the pellets in the tank for a predetermined period of time while delivering the pellets in the tank to an introduction opening of the tank again for reintroduction into the tank in parallel with the pellets that are newly introduced.
    Type: Application
    Filed: September 3, 2002
    Publication date: March 27, 2003
    Applicant: Honda Giken Kogyo Kabushiki Kaisha
    Inventors: Akihisa Saitou, Tsuneo Koike, Hideaki Suzuki, Kazuo Ando
  • Publication number: 20020147871
    Abstract: To advance a read response in a split transaction bus system. An access time prediction circuit 5 measures an elapsed time from a time when a read command is issued, and outputs a parking indication PI to a slave device to be read during the last clock cycle before a predicted access time Tac elapses. when receiving the parking indication PI, an arbiter 4 parks the slave device to be read by transmitting a bus grant thereto under the control of a parking control unit 6 unless a bus 1 is being used, and places the parked slave device to be read at the highest priority.
    Type: Application
    Filed: March 21, 2002
    Publication date: October 10, 2002
    Applicant: NEC Corporation
    Inventor: Tsuneo Koike
  • Patent number: 5670802
    Abstract: The invention provides a semiconductor device in the form of an LSI circuit having a large number of terminals wherein an increase of the number of pad terminals for a power source potential and wherein a ground potential does not increase the inductances of wiring lines to the pad terminals and the terminals are arranged efficiently. The semiconductor device includes a semiconductor chip having a semiconductor substrate on which a first pad arrangement region, a buffer arrangement region and a second pad arrangement region are successively assured in this order toward the outer side around an internal circuit formation region and arranged in parallel to each other. A first power source pad and a first grounding pad for an internal circuit are provided in the first pad arrangement region while a plurality of pads for inputting and/or outputting signals are provided in the second pad region. The pads are bonding connected by respective thin metal lines to external lead terminals provided on a support.
    Type: Grant
    Filed: March 21, 1996
    Date of Patent: September 23, 1997
    Assignee: NEC Corporation
    Inventor: Tsuneo Koike
  • Patent number: 5450353
    Abstract: A static random access memory device is equipped with a reset controller capable of performing a reset operation at high speed and with a reduced circuit configuration. The device has a memory cell including first and second data holding nodes and selectively connected to an associated bit line. The memory cell is equipped with a logic device for supplying a first voltage in common to the first and second holding nodes and, in response to a reset mode signal, supplying the first voltage to the first holding node and a second voltage being different from the first voltage to the second holding node. In this reset operation, a word decoder and word driver circuit is deactivated and inhibited from selecting and driving any word line.
    Type: Grant
    Filed: August 2, 1994
    Date of Patent: September 12, 1995
    Assignee: NEC Corporation
    Inventor: Tsuneo Koike
  • Patent number: 5274788
    Abstract: A data processor which includes a central processing unit (CPU) coupled to an address bus for supplying an address to an external memory and a data bus for supplying data to the external memory and receiving data from the external memory, and a control logic for controlling data exchange between the CPU and the external memory with a predetermined unit amount of data processing of the central processing unit. The external memory includes first and second DRAMs and the CPU executes the data exchange with units of four words. Each DRAMs has a memory area divided into a number of sub-areas each have four continuous addresses, so that the sub-areas of the first DRAM and the sub-area of the second DRAM are alternately assigned in continuous addresses in one memory space formed of the first and second DRAMs. When an continuous addresses are supplied, a controller controls so that the first and second DRAMs are alternately accessed.
    Type: Grant
    Filed: February 26, 1991
    Date of Patent: December 28, 1993
    Assignee: NEC Corporation
    Inventor: Tsuneo Koike