Patents by Inventor Tsung-Hsiang Lin

Tsung-Hsiang Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250133758
    Abstract: A method for forming a semiconductor structure is provided. The method includes forming a second semiconductor layer on a first semiconductor layer. The first semiconductor layer and the second semiconductor layer have different energy bandgaps. The method further includes performing an etching process to form an opening exposing a first vertical sidewall of the first semiconductor layer and a second vertical sidewall of the second semiconductor layer. The method further includes forming an electrode structure in the opening to cover the first vertical sidewall and the second vertical sidewall.
    Type: Application
    Filed: October 24, 2023
    Publication date: April 24, 2025
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yung-Fong LIN, Kwang-Ming LIN, Li-Wen CHUANG, Tsung-Hsiang LIN, Ting-En HSIEH
  • Publication number: 20250015174
    Abstract: A high electron mobility transistor (HEMT) includes a semiconductor channel layer, a semiconductor barrier layer, a patterned semiconductor capping layer, and a patterned semiconductor protection layer disposed on a substrate in sequence. The HEMT further includes an interlayer dielectric layer and a gate electrode. The interlayer dielectric layer covers the patterned semiconductor capping layer and the patterned semiconductor protection layer, and includes a gate contact hole. The gate electrode is disposed in the gate contact hole and electrically coupled to the patterned semiconductor capping layer, where the patterned semiconductor protection layer is disposed between the gate electrode and the patterned semiconductor capping layer. The resistivity of the patterned semiconductor protection layer is between the resistivity of the patterned semiconductor capping layer and the resistivity of the interlayer dielectric layer.
    Type: Application
    Filed: September 17, 2024
    Publication date: January 9, 2025
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yung-Fong Lin, Yu-Chieh Chou, Tsung-Hsiang Lin, Li-Wen Chuang
  • Patent number: 12132103
    Abstract: A high electron mobility transistor (HEMT) includes a semiconductor channel layer, a semiconductor barrier layer, a patterned semiconductor capping layer, and a patterned semiconductor protection layer disposed on a substrate in sequence. The HEMT further includes an interlayer dielectric layer and a gate electrode. The interlayer dielectric layer covers the patterned semiconductor capping layer and the patterned semiconductor protection layer, and includes a gate contact hole. The gate electrode is disposed in the gate contact hole and electrically coupled to the patterned semiconductor capping layer, where the patterned semiconductor protection layer is disposed between the gate electrode and the patterned semiconductor capping layer. The resistivity of the patterned semiconductor protection layer is between the resistivity of the patterned semiconductor capping layer and the resistivity of the interlayer dielectric layer.
    Type: Grant
    Filed: April 15, 2021
    Date of Patent: October 29, 2024
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yung-Fong Lin, Yu-Chieh Chou, Tsung-Hsiang Lin, Li-Wen Chuang
  • Publication number: 20240321626
    Abstract: A semiconductor structure includes a ceramic substrate, a first bonding layer, a second bonding layer, a cavity, and a semiconductor layer. The ceramic substrate includes holes on its surface. The first bonding layer is disposed on the surface of the ceramic substrate, and the second bonding layer is bonded to the first bonding layer. The cavity is disposed above the hole and enclosed by the first bonding layer and the second bonding layer. The semiconductor layer extends over the cavity and is disposed along the surface of the second bonding layer.
    Type: Application
    Filed: May 29, 2024
    Publication date: September 26, 2024
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yang Du, Yung-Fong Lin, Tsung-Hsiang Lin, Yu-Chieh Chou, Cheng-Tao Chou, Yi-Chun Lu, Chun-Hsu Chen
  • Patent number: 12027413
    Abstract: A semiconductor structure includes a ceramic substrate, a first bonding layer, a second bonding layer, a cavity, and a semiconductor layer. The ceramic substrate includes holes on its surface. The first bonding layer is disposed on the surface of the ceramic substrate, and the second bonding layer is bonded to the first bonding layer. The cavity is disposed above the hole and enclosed by the first bonding layer and the second bonding layer. The semiconductor layer extends over the cavity and is disposed along the surface of the second bonding layer.
    Type: Grant
    Filed: August 22, 2021
    Date of Patent: July 2, 2024
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yang Du, Yung-Fong Lin, Tsung-Hsiang Lin, Yu-Chieh Chou, Cheng-Tao Chou, Yi-Chun Lu, Chun-Hsu Chen
  • Publication number: 20230058295
    Abstract: A semiconductor structure includes a ceramic substrate, a first bonding layer, a second bonding layer, a cavity, and a semiconductor layer. The ceramic substrate includes holes on its surface. The first bonding layer is disposed on the surface of the ceramic substrate, and the second bonding layer is bonded to the first bonding layer. The cavity is disposed above the hole and enclosed by the first bonding layer and the second bonding layer. The semiconductor layer extends over the cavity and is disposed along the surface of the second bonding layer.
    Type: Application
    Filed: August 22, 2021
    Publication date: February 23, 2023
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yang Du, Yung-Fong Lin, Tsung-Hsiang Lin, Yu-Chieh Chou, Cheng-Tao Chou, Yi-Chun Lu, Chun-Hsu Chen
  • Patent number: 11552188
    Abstract: A semiconductor structure includes a substrate, a semiconductor epitaxial layer, a semiconductor barrier layer, a first semiconductor device, a doped isolation region, and at least one isolation pillar. The substrate includes a core layer and a composite material layer, the semiconductor epitaxial layer is disposed on the substrate, and the semiconductor barrier layer is disposed on the semiconductor epitaxial layer. The first semiconductor device is disposed on the substrate, where the first semiconductor device includes a first semiconductor cap layer disposed on the semiconductor barrier layer. The doped isolation region is disposed at one side of the first semiconductor device. At least a portion of the isolation pillar is disposed in the doped isolation region, and the isolation pillar surrounds at least a portion of the first semiconductor device and penetrates the composite material layer.
    Type: Grant
    Filed: November 24, 2020
    Date of Patent: January 10, 2023
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yu-Chieh Chou, Tsung-Hsiang Lin
  • Patent number: 11527606
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate; a buffer layer on the substrate; a channel layer on the buffer layer; a barrier layer on the channel layer; a doped compound semiconductor layer on a portion of the barrier layer; an un-doped first capping layer on the doped compound semiconductor layer; a gate structure on the un-doped first capping layer; and source/drain structures on opposite sides of the gate structure. There is a channel region in the channel layer that is adjacent to the interface between the channel layer and the barrier layer.
    Type: Grant
    Filed: August 26, 2020
    Date of Patent: December 13, 2022
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yu-Chieh Chou, Tsung-Hsiang Lin
  • Publication number: 20220336649
    Abstract: A high electron mobility transistor (HEMT) includes a semiconductor channel layer, a semiconductor barrier layer, a patterned semiconductor capping layer, and a patterned semiconductor protection layer disposed on a substrate in sequence. The HEMT further includes an interlayer dielectric layer and a gate electrode. The interlayer dielectric layer covers the patterned semiconductor capping layer and the patterned semiconductor protection layer, and includes a gate contact hole. The gate electrode is disposed in the gate contact hole and electrically coupled to the patterned semiconductor capping layer, where the patterned semiconductor protection layer is disposed between the gate electrode and the patterned semiconductor capping layer. The resistivity of the patterned semiconductor protection layer is between the resistivity of the patterned semiconductor capping layer and the resistivity of the interlayer dielectric layer.
    Type: Application
    Filed: April 15, 2021
    Publication date: October 20, 2022
    Inventors: Yung-Fong Lin, Yu-Chieh Chou, Tsung-Hsiang Lin, Li-Wen Chuang
  • Publication number: 20220165872
    Abstract: A semiconductor structure includes a substrate, a semiconductor epitaxial layer, a semiconductor barrier layer, a first semiconductor device, a doped isolation region, and at least one isolation pillar. The substrate includes a core layer and a composite material layer, the semiconductor epitaxial layer is disposed on the substrate, and the semiconductor barrier layer is disposed on the semiconductor epitaxial layer. The first semiconductor device is disposed on the substrate, where the first semiconductor device includes a first semiconductor cap layer disposed on the semiconductor barrier layer. The doped isolation region is disposed at one side of the first semiconductor device. At least a portion of the isolation pillar is disposed in the doped isolation region, and the isolation pillar surrounds at least a portion of the first semiconductor device and penetrates the composite material layer.
    Type: Application
    Filed: November 24, 2020
    Publication date: May 26, 2022
    Inventors: Yu-Chieh Chou, Tsung-Hsiang Lin
  • Publication number: 20210320196
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate; a buffer layer on the substrate; a channel layer on the buffer layer; a barrier layer on the channel layer; a doped compound semiconductor layer on a portion of the barrier layer; an un-doped first capping layer on the doped compound semiconductor layer; a gate structure on the un-doped first capping layer; and source/drain structures on opposite sides of the gate structure. There is a channel region in the channel layer that is adjacent to the interface between the channel layer and the barrier layer.
    Type: Application
    Filed: August 26, 2020
    Publication date: October 14, 2021
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yu-Chieh CHOU, Tsung-Hsiang LIN
  • Publication number: 20090174543
    Abstract: An emergency call apparatus includes a databank having a plurality of contact person information units; an alarm sending mechanism including a plurality of alarm generating units and an alarm output unit connected to the alarm generating units for outputting an alarm signal; an identifying mechanism linked to the databank and the alarm sending mechanism for analyzing the output alarm signal and identifying one or more contact person information units in the databank that correspond to the alarm signal; and a message transmitting mechanism linked to the identifying mechanism for cooperatively transmitting a warning message to receiving devices being used by all contact persons that are set in the corresponding contact person information units. Therefore, emergency help may be timely and widely provided to the user sending the alarm signal.
    Type: Application
    Filed: January 8, 2008
    Publication date: July 9, 2009
    Inventor: Tsung-Hsiang Lin
  • Publication number: 20080301283
    Abstract: A website-controllable warning message broadcasting system includes a first network linking apparatus and a plurality of second network linking apparatus linked to one another via a central server. When a first alarm unit connected to the first network linking apparatus is triggered, users at the second network linking apparatus may use respective second display unit thereat to view images captured by a first image capture unit connected to the first network linking apparatus, and broadcast a warning to deter any invader or to help the user at the first network linking apparatus.
    Type: Application
    Filed: May 29, 2007
    Publication date: December 4, 2008
    Inventor: Tsung-Hsiang Lin